Kconfig 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271
  1. config SYMBOL_PREFIX
  2. string
  3. default "_"
  4. config MMU
  5. def_bool n
  6. config FPU
  7. def_bool n
  8. config RWSEM_GENERIC_SPINLOCK
  9. def_bool y
  10. config RWSEM_XCHGADD_ALGORITHM
  11. def_bool n
  12. config BLACKFIN
  13. def_bool y
  14. select HAVE_ARCH_KGDB
  15. select HAVE_ARCH_TRACEHOOK
  16. select HAVE_DYNAMIC_FTRACE
  17. select HAVE_FTRACE_MCOUNT_RECORD
  18. select HAVE_FUNCTION_GRAPH_TRACER
  19. select HAVE_FUNCTION_TRACER
  20. select HAVE_FUNCTION_TRACE_MCOUNT_TEST
  21. select HAVE_IDE
  22. select HAVE_KERNEL_GZIP if RAMKERNEL
  23. select HAVE_KERNEL_BZIP2 if RAMKERNEL
  24. select HAVE_KERNEL_LZMA if RAMKERNEL
  25. select HAVE_KERNEL_LZO if RAMKERNEL
  26. select HAVE_OPROFILE
  27. select ARCH_WANT_OPTIONAL_GPIOLIB
  28. select HAVE_GENERIC_HARDIRQS
  29. select GENERIC_IRQ_PROBE
  30. select IRQ_PER_CPU if SMP
  31. config GENERIC_CSUM
  32. def_bool y
  33. config GENERIC_BUG
  34. def_bool y
  35. depends on BUG
  36. config ZONE_DMA
  37. def_bool y
  38. config GENERIC_FIND_NEXT_BIT
  39. def_bool y
  40. config GENERIC_GPIO
  41. def_bool y
  42. config FORCE_MAX_ZONEORDER
  43. int
  44. default "14"
  45. config GENERIC_CALIBRATE_DELAY
  46. def_bool y
  47. config LOCKDEP_SUPPORT
  48. def_bool y
  49. config STACKTRACE_SUPPORT
  50. def_bool y
  51. config TRACE_IRQFLAGS_SUPPORT
  52. def_bool y
  53. source "init/Kconfig"
  54. source "kernel/Kconfig.preempt"
  55. source "kernel/Kconfig.freezer"
  56. menu "Blackfin Processor Options"
  57. comment "Processor and Board Settings"
  58. choice
  59. prompt "CPU"
  60. default BF533
  61. config BF512
  62. bool "BF512"
  63. help
  64. BF512 Processor Support.
  65. config BF514
  66. bool "BF514"
  67. help
  68. BF514 Processor Support.
  69. config BF516
  70. bool "BF516"
  71. help
  72. BF516 Processor Support.
  73. config BF518
  74. bool "BF518"
  75. help
  76. BF518 Processor Support.
  77. config BF522
  78. bool "BF522"
  79. help
  80. BF522 Processor Support.
  81. config BF523
  82. bool "BF523"
  83. help
  84. BF523 Processor Support.
  85. config BF524
  86. bool "BF524"
  87. help
  88. BF524 Processor Support.
  89. config BF525
  90. bool "BF525"
  91. help
  92. BF525 Processor Support.
  93. config BF526
  94. bool "BF526"
  95. help
  96. BF526 Processor Support.
  97. config BF527
  98. bool "BF527"
  99. help
  100. BF527 Processor Support.
  101. config BF531
  102. bool "BF531"
  103. help
  104. BF531 Processor Support.
  105. config BF532
  106. bool "BF532"
  107. help
  108. BF532 Processor Support.
  109. config BF533
  110. bool "BF533"
  111. help
  112. BF533 Processor Support.
  113. config BF534
  114. bool "BF534"
  115. help
  116. BF534 Processor Support.
  117. config BF536
  118. bool "BF536"
  119. help
  120. BF536 Processor Support.
  121. config BF537
  122. bool "BF537"
  123. help
  124. BF537 Processor Support.
  125. config BF538
  126. bool "BF538"
  127. help
  128. BF538 Processor Support.
  129. config BF539
  130. bool "BF539"
  131. help
  132. BF539 Processor Support.
  133. config BF542_std
  134. bool "BF542"
  135. help
  136. BF542 Processor Support.
  137. config BF542M
  138. bool "BF542m"
  139. help
  140. BF542 Processor Support.
  141. config BF544_std
  142. bool "BF544"
  143. help
  144. BF544 Processor Support.
  145. config BF544M
  146. bool "BF544m"
  147. help
  148. BF544 Processor Support.
  149. config BF547_std
  150. bool "BF547"
  151. help
  152. BF547 Processor Support.
  153. config BF547M
  154. bool "BF547m"
  155. help
  156. BF547 Processor Support.
  157. config BF548_std
  158. bool "BF548"
  159. help
  160. BF548 Processor Support.
  161. config BF548M
  162. bool "BF548m"
  163. help
  164. BF548 Processor Support.
  165. config BF549_std
  166. bool "BF549"
  167. help
  168. BF549 Processor Support.
  169. config BF549M
  170. bool "BF549m"
  171. help
  172. BF549 Processor Support.
  173. config BF561
  174. bool "BF561"
  175. help
  176. BF561 Processor Support.
  177. endchoice
  178. config SMP
  179. depends on BF561
  180. select TICKSOURCE_CORETMR
  181. bool "Symmetric multi-processing support"
  182. ---help---
  183. This enables support for systems with more than one CPU,
  184. like the dual core BF561. If you have a system with only one
  185. CPU, say N. If you have a system with more than one CPU, say Y.
  186. If you don't know what to do here, say N.
  187. config NR_CPUS
  188. int
  189. depends on SMP
  190. default 2 if BF561
  191. config HOTPLUG_CPU
  192. bool "Support for hot-pluggable CPUs"
  193. depends on SMP && HOTPLUG
  194. default y
  195. config HAVE_LEGACY_PER_CPU_AREA
  196. def_bool y
  197. depends on SMP
  198. config BF_REV_MIN
  199. int
  200. default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
  201. default 2 if (BF537 || BF536 || BF534)
  202. default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
  203. default 4 if (BF538 || BF539)
  204. config BF_REV_MAX
  205. int
  206. default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
  207. default 3 if (BF537 || BF536 || BF534 || BF54xM)
  208. default 5 if (BF561 || BF538 || BF539)
  209. default 6 if (BF533 || BF532 || BF531)
  210. choice
  211. prompt "Silicon Rev"
  212. default BF_REV_0_0 if (BF51x || BF52x)
  213. default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
  214. default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
  215. config BF_REV_0_0
  216. bool "0.0"
  217. depends on (BF51x || BF52x || (BF54x && !BF54xM))
  218. config BF_REV_0_1
  219. bool "0.1"
  220. depends on (BF51x || BF52x || (BF54x && !BF54xM))
  221. config BF_REV_0_2
  222. bool "0.2"
  223. depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
  224. config BF_REV_0_3
  225. bool "0.3"
  226. depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
  227. config BF_REV_0_4
  228. bool "0.4"
  229. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  230. config BF_REV_0_5
  231. bool "0.5"
  232. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  233. config BF_REV_0_6
  234. bool "0.6"
  235. depends on (BF533 || BF532 || BF531)
  236. config BF_REV_ANY
  237. bool "any"
  238. config BF_REV_NONE
  239. bool "none"
  240. endchoice
  241. config BF53x
  242. bool
  243. depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
  244. default y
  245. config MEM_MT48LC64M4A2FB_7E
  246. bool
  247. depends on (BFIN533_STAMP)
  248. default y
  249. config MEM_MT48LC16M16A2TG_75
  250. bool
  251. depends on (BFIN533_EZKIT || BFIN561_EZKIT \
  252. || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
  253. || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
  254. || BFIN527_BLUETECHNIX_CM)
  255. default y
  256. config MEM_MT48LC32M8A2_75
  257. bool
  258. depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
  259. default y
  260. config MEM_MT48LC8M32B2B5_7
  261. bool
  262. depends on (BFIN561_BLUETECHNIX_CM)
  263. default y
  264. config MEM_MT48LC32M16A2TG_75
  265. bool
  266. depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
  267. default y
  268. config MEM_MT48H32M16LFCJ_75
  269. bool
  270. depends on (BFIN526_EZBRD)
  271. default y
  272. source "arch/blackfin/mach-bf518/Kconfig"
  273. source "arch/blackfin/mach-bf527/Kconfig"
  274. source "arch/blackfin/mach-bf533/Kconfig"
  275. source "arch/blackfin/mach-bf561/Kconfig"
  276. source "arch/blackfin/mach-bf537/Kconfig"
  277. source "arch/blackfin/mach-bf538/Kconfig"
  278. source "arch/blackfin/mach-bf548/Kconfig"
  279. menu "Board customizations"
  280. config CMDLINE_BOOL
  281. bool "Default bootloader kernel arguments"
  282. config CMDLINE
  283. string "Initial kernel command string"
  284. depends on CMDLINE_BOOL
  285. default "console=ttyBF0,57600"
  286. help
  287. If you don't have a boot loader capable of passing a command line string
  288. to the kernel, you may specify one here. As a minimum, you should specify
  289. the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
  290. config BOOT_LOAD
  291. hex "Kernel load address for booting"
  292. default "0x1000"
  293. range 0x1000 0x20000000
  294. help
  295. This option allows you to set the load address of the kernel.
  296. This can be useful if you are on a board which has a small amount
  297. of memory or you wish to reserve some memory at the beginning of
  298. the address space.
  299. Note that you need to keep this value above 4k (0x1000) as this
  300. memory region is used to capture NULL pointer references as well
  301. as some core kernel functions.
  302. config ROM_BASE
  303. hex "Kernel ROM Base"
  304. depends on ROMKERNEL
  305. default "0x20040040"
  306. range 0x20000000 0x20400000 if !(BF54x || BF561)
  307. range 0x20000000 0x30000000 if (BF54x || BF561)
  308. help
  309. Make sure your ROM base does not include any file-header
  310. information that is prepended to the kernel.
  311. For example, the bootable U-Boot format (created with
  312. mkimage) has a 64 byte header (0x40). So while the image
  313. you write to flash might start at say 0x20080000, you have
  314. to add 0x40 to get the kernel's ROM base as it will come
  315. after the header.
  316. comment "Clock/PLL Setup"
  317. config CLKIN_HZ
  318. int "Frequency of the crystal on the board in Hz"
  319. default "10000000" if BFIN532_IP0X
  320. default "11059200" if BFIN533_STAMP
  321. default "24576000" if PNAV10
  322. default "25000000" # most people use this
  323. default "27000000" if BFIN533_EZKIT
  324. default "30000000" if BFIN561_EZKIT
  325. default "24000000" if BFIN527_AD7160EVAL
  326. help
  327. The frequency of CLKIN crystal oscillator on the board in Hz.
  328. Warning: This value should match the crystal on the board. Otherwise,
  329. peripherals won't work properly.
  330. config BFIN_KERNEL_CLOCK
  331. bool "Re-program Clocks while Kernel boots?"
  332. default n
  333. help
  334. This option decides if kernel clocks are re-programed from the
  335. bootloader settings. If the clocks are not set, the SDRAM settings
  336. are also not changed, and the Bootloader does 100% of the hardware
  337. configuration.
  338. config PLL_BYPASS
  339. bool "Bypass PLL"
  340. depends on BFIN_KERNEL_CLOCK
  341. default n
  342. config CLKIN_HALF
  343. bool "Half Clock In"
  344. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  345. default n
  346. help
  347. If this is set the clock will be divided by 2, before it goes to the PLL.
  348. config VCO_MULT
  349. int "VCO Multiplier"
  350. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  351. range 1 64
  352. default "22" if BFIN533_EZKIT
  353. default "45" if BFIN533_STAMP
  354. default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
  355. default "22" if BFIN533_BLUETECHNIX_CM
  356. default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
  357. default "20" if BFIN561_EZKIT
  358. default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
  359. default "25" if BFIN527_AD7160EVAL
  360. help
  361. This controls the frequency of the on-chip PLL. This can be between 1 and 64.
  362. PLL Frequency = (Crystal Frequency) * (this setting)
  363. choice
  364. prompt "Core Clock Divider"
  365. depends on BFIN_KERNEL_CLOCK
  366. default CCLK_DIV_1
  367. help
  368. This sets the frequency of the core. It can be 1, 2, 4 or 8
  369. Core Frequency = (PLL frequency) / (this setting)
  370. config CCLK_DIV_1
  371. bool "1"
  372. config CCLK_DIV_2
  373. bool "2"
  374. config CCLK_DIV_4
  375. bool "4"
  376. config CCLK_DIV_8
  377. bool "8"
  378. endchoice
  379. config SCLK_DIV
  380. int "System Clock Divider"
  381. depends on BFIN_KERNEL_CLOCK
  382. range 1 15
  383. default 5
  384. help
  385. This sets the frequency of the system clock (including SDRAM or DDR).
  386. This can be between 1 and 15
  387. System Clock = (PLL frequency) / (this setting)
  388. choice
  389. prompt "DDR SDRAM Chip Type"
  390. depends on BFIN_KERNEL_CLOCK
  391. depends on BF54x
  392. default MEM_MT46V32M16_5B
  393. config MEM_MT46V32M16_6T
  394. bool "MT46V32M16_6T"
  395. config MEM_MT46V32M16_5B
  396. bool "MT46V32M16_5B"
  397. endchoice
  398. choice
  399. prompt "DDR/SDRAM Timing"
  400. depends on BFIN_KERNEL_CLOCK
  401. default BFIN_KERNEL_CLOCK_MEMINIT_CALC
  402. help
  403. This option allows you to specify Blackfin SDRAM/DDR Timing parameters
  404. The calculated SDRAM timing parameters may not be 100%
  405. accurate - This option is therefore marked experimental.
  406. config BFIN_KERNEL_CLOCK_MEMINIT_CALC
  407. bool "Calculate Timings (EXPERIMENTAL)"
  408. depends on EXPERIMENTAL
  409. config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  410. bool "Provide accurate Timings based on target SCLK"
  411. help
  412. Please consult the Blackfin Hardware Reference Manuals as well
  413. as the memory device datasheet.
  414. http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
  415. endchoice
  416. menu "Memory Init Control"
  417. depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  418. config MEM_DDRCTL0
  419. depends on BF54x
  420. hex "DDRCTL0"
  421. default 0x0
  422. config MEM_DDRCTL1
  423. depends on BF54x
  424. hex "DDRCTL1"
  425. default 0x0
  426. config MEM_DDRCTL2
  427. depends on BF54x
  428. hex "DDRCTL2"
  429. default 0x0
  430. config MEM_EBIU_DDRQUE
  431. depends on BF54x
  432. hex "DDRQUE"
  433. default 0x0
  434. config MEM_SDRRC
  435. depends on !BF54x
  436. hex "SDRRC"
  437. default 0x0
  438. config MEM_SDGCTL
  439. depends on !BF54x
  440. hex "SDGCTL"
  441. default 0x0
  442. endmenu
  443. #
  444. # Max & Min Speeds for various Chips
  445. #
  446. config MAX_VCO_HZ
  447. int
  448. default 400000000 if BF512
  449. default 400000000 if BF514
  450. default 400000000 if BF516
  451. default 400000000 if BF518
  452. default 400000000 if BF522
  453. default 600000000 if BF523
  454. default 400000000 if BF524
  455. default 600000000 if BF525
  456. default 400000000 if BF526
  457. default 600000000 if BF527
  458. default 400000000 if BF531
  459. default 400000000 if BF532
  460. default 750000000 if BF533
  461. default 500000000 if BF534
  462. default 400000000 if BF536
  463. default 600000000 if BF537
  464. default 533333333 if BF538
  465. default 533333333 if BF539
  466. default 600000000 if BF542
  467. default 533333333 if BF544
  468. default 600000000 if BF547
  469. default 600000000 if BF548
  470. default 533333333 if BF549
  471. default 600000000 if BF561
  472. config MIN_VCO_HZ
  473. int
  474. default 50000000
  475. config MAX_SCLK_HZ
  476. int
  477. default 133333333
  478. config MIN_SCLK_HZ
  479. int
  480. default 27000000
  481. comment "Kernel Timer/Scheduler"
  482. source kernel/Kconfig.hz
  483. config GENERIC_CLOCKEVENTS
  484. bool "Generic clock events"
  485. default y
  486. menu "Clock event device"
  487. depends on GENERIC_CLOCKEVENTS
  488. config TICKSOURCE_GPTMR0
  489. bool "GPTimer0"
  490. depends on !SMP
  491. select BFIN_GPTIMERS
  492. config TICKSOURCE_CORETMR
  493. bool "Core timer"
  494. default y
  495. endmenu
  496. menu "Clock souce"
  497. depends on GENERIC_CLOCKEVENTS
  498. config CYCLES_CLOCKSOURCE
  499. bool "CYCLES"
  500. default y
  501. depends on !BFIN_SCRATCH_REG_CYCLES
  502. depends on !SMP
  503. help
  504. If you say Y here, you will enable support for using the 'cycles'
  505. registers as a clock source. Doing so means you will be unable to
  506. safely write to the 'cycles' register during runtime. You will
  507. still be able to read it (such as for performance monitoring), but
  508. writing the registers will most likely crash the kernel.
  509. config GPTMR0_CLOCKSOURCE
  510. bool "GPTimer0"
  511. select BFIN_GPTIMERS
  512. depends on !TICKSOURCE_GPTMR0
  513. endmenu
  514. config ARCH_USES_GETTIMEOFFSET
  515. depends on !GENERIC_CLOCKEVENTS
  516. def_bool y
  517. source kernel/time/Kconfig
  518. comment "Misc"
  519. choice
  520. prompt "Blackfin Exception Scratch Register"
  521. default BFIN_SCRATCH_REG_RETN
  522. help
  523. Select the resource to reserve for the Exception handler:
  524. - RETN: Non-Maskable Interrupt (NMI)
  525. - RETE: Exception Return (JTAG/ICE)
  526. - CYCLES: Performance counter
  527. If you are unsure, please select "RETN".
  528. config BFIN_SCRATCH_REG_RETN
  529. bool "RETN"
  530. help
  531. Use the RETN register in the Blackfin exception handler
  532. as a stack scratch register. This means you cannot
  533. safely use NMI on the Blackfin while running Linux, but
  534. you can debug the system with a JTAG ICE and use the
  535. CYCLES performance registers.
  536. If you are unsure, please select "RETN".
  537. config BFIN_SCRATCH_REG_RETE
  538. bool "RETE"
  539. help
  540. Use the RETE register in the Blackfin exception handler
  541. as a stack scratch register. This means you cannot
  542. safely use a JTAG ICE while debugging a Blackfin board,
  543. but you can safely use the CYCLES performance registers
  544. and the NMI.
  545. If you are unsure, please select "RETN".
  546. config BFIN_SCRATCH_REG_CYCLES
  547. bool "CYCLES"
  548. help
  549. Use the CYCLES register in the Blackfin exception handler
  550. as a stack scratch register. This means you cannot
  551. safely use the CYCLES performance registers on a Blackfin
  552. board at anytime, but you can debug the system with a JTAG
  553. ICE and use the NMI.
  554. If you are unsure, please select "RETN".
  555. endchoice
  556. endmenu
  557. menu "Blackfin Kernel Optimizations"
  558. depends on !SMP
  559. comment "Memory Optimizations"
  560. config I_ENTRY_L1
  561. bool "Locate interrupt entry code in L1 Memory"
  562. default y
  563. help
  564. If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
  565. into L1 instruction memory. (less latency)
  566. config EXCPT_IRQ_SYSC_L1
  567. bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
  568. default y
  569. help
  570. If enabled, the entire ASM lowlevel exception and interrupt entry code
  571. (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
  572. (less latency)
  573. config DO_IRQ_L1
  574. bool "Locate frequently called do_irq dispatcher function in L1 Memory"
  575. default y
  576. help
  577. If enabled, the frequently called do_irq dispatcher function is linked
  578. into L1 instruction memory. (less latency)
  579. config CORE_TIMER_IRQ_L1
  580. bool "Locate frequently called timer_interrupt() function in L1 Memory"
  581. default y
  582. help
  583. If enabled, the frequently called timer_interrupt() function is linked
  584. into L1 instruction memory. (less latency)
  585. config IDLE_L1
  586. bool "Locate frequently idle function in L1 Memory"
  587. default y
  588. help
  589. If enabled, the frequently called idle function is linked
  590. into L1 instruction memory. (less latency)
  591. config SCHEDULE_L1
  592. bool "Locate kernel schedule function in L1 Memory"
  593. default y
  594. help
  595. If enabled, the frequently called kernel schedule is linked
  596. into L1 instruction memory. (less latency)
  597. config ARITHMETIC_OPS_L1
  598. bool "Locate kernel owned arithmetic functions in L1 Memory"
  599. default y
  600. help
  601. If enabled, arithmetic functions are linked
  602. into L1 instruction memory. (less latency)
  603. config ACCESS_OK_L1
  604. bool "Locate access_ok function in L1 Memory"
  605. default y
  606. help
  607. If enabled, the access_ok function is linked
  608. into L1 instruction memory. (less latency)
  609. config MEMSET_L1
  610. bool "Locate memset function in L1 Memory"
  611. default y
  612. help
  613. If enabled, the memset function is linked
  614. into L1 instruction memory. (less latency)
  615. config MEMCPY_L1
  616. bool "Locate memcpy function in L1 Memory"
  617. default y
  618. help
  619. If enabled, the memcpy function is linked
  620. into L1 instruction memory. (less latency)
  621. config STRCMP_L1
  622. bool "locate strcmp function in L1 Memory"
  623. default y
  624. help
  625. If enabled, the strcmp function is linked
  626. into L1 instruction memory (less latency).
  627. config STRNCMP_L1
  628. bool "locate strncmp function in L1 Memory"
  629. default y
  630. help
  631. If enabled, the strncmp function is linked
  632. into L1 instruction memory (less latency).
  633. config STRCPY_L1
  634. bool "locate strcpy function in L1 Memory"
  635. default y
  636. help
  637. If enabled, the strcpy function is linked
  638. into L1 instruction memory (less latency).
  639. config STRNCPY_L1
  640. bool "locate strncpy function in L1 Memory"
  641. default y
  642. help
  643. If enabled, the strncpy function is linked
  644. into L1 instruction memory (less latency).
  645. config SYS_BFIN_SPINLOCK_L1
  646. bool "Locate sys_bfin_spinlock function in L1 Memory"
  647. default y
  648. help
  649. If enabled, sys_bfin_spinlock function is linked
  650. into L1 instruction memory. (less latency)
  651. config IP_CHECKSUM_L1
  652. bool "Locate IP Checksum function in L1 Memory"
  653. default n
  654. help
  655. If enabled, the IP Checksum function is linked
  656. into L1 instruction memory. (less latency)
  657. config CACHELINE_ALIGNED_L1
  658. bool "Locate cacheline_aligned data to L1 Data Memory"
  659. default y if !BF54x
  660. default n if BF54x
  661. depends on !BF531
  662. help
  663. If enabled, cacheline_aligned data is linked
  664. into L1 data memory. (less latency)
  665. config SYSCALL_TAB_L1
  666. bool "Locate Syscall Table L1 Data Memory"
  667. default n
  668. depends on !BF531
  669. help
  670. If enabled, the Syscall LUT is linked
  671. into L1 data memory. (less latency)
  672. config CPLB_SWITCH_TAB_L1
  673. bool "Locate CPLB Switch Tables L1 Data Memory"
  674. default n
  675. depends on !BF531
  676. help
  677. If enabled, the CPLB Switch Tables are linked
  678. into L1 data memory. (less latency)
  679. config CACHE_FLUSH_L1
  680. bool "Locate cache flush funcs in L1 Inst Memory"
  681. default y
  682. help
  683. If enabled, the Blackfin cache flushing functions are linked
  684. into L1 instruction memory.
  685. Note that this might be required to address anomalies, but
  686. these functions are pretty small, so it shouldn't be too bad.
  687. If you are using a processor affected by an anomaly, the build
  688. system will double check for you and prevent it.
  689. config APP_STACK_L1
  690. bool "Support locating application stack in L1 Scratch Memory"
  691. default y
  692. help
  693. If enabled the application stack can be located in L1
  694. scratch memory (less latency).
  695. Currently only works with FLAT binaries.
  696. config EXCEPTION_L1_SCRATCH
  697. bool "Locate exception stack in L1 Scratch Memory"
  698. default n
  699. depends on !APP_STACK_L1
  700. help
  701. Whenever an exception occurs, use the L1 Scratch memory for
  702. stack storage. You cannot place the stacks of FLAT binaries
  703. in L1 when using this option.
  704. If you don't use L1 Scratch, then you should say Y here.
  705. comment "Speed Optimizations"
  706. config BFIN_INS_LOWOVERHEAD
  707. bool "ins[bwl] low overhead, higher interrupt latency"
  708. default y
  709. help
  710. Reads on the Blackfin are speculative. In Blackfin terms, this means
  711. they can be interrupted at any time (even after they have been issued
  712. on to the external bus), and re-issued after the interrupt occurs.
  713. For memory - this is not a big deal, since memory does not change if
  714. it sees a read.
  715. If a FIFO is sitting on the end of the read, it will see two reads,
  716. when the core only sees one since the FIFO receives both the read
  717. which is cancelled (and not delivered to the core) and the one which
  718. is re-issued (which is delivered to the core).
  719. To solve this, interrupts are turned off before reads occur to
  720. I/O space. This option controls which the overhead/latency of
  721. controlling interrupts during this time
  722. "n" turns interrupts off every read
  723. (higher overhead, but lower interrupt latency)
  724. "y" turns interrupts off every loop
  725. (low overhead, but longer interrupt latency)
  726. default behavior is to leave this set to on (type "Y"). If you are experiencing
  727. interrupt latency issues, it is safe and OK to turn this off.
  728. endmenu
  729. choice
  730. prompt "Kernel executes from"
  731. help
  732. Choose the memory type that the kernel will be running in.
  733. config RAMKERNEL
  734. bool "RAM"
  735. help
  736. The kernel will be resident in RAM when running.
  737. config ROMKERNEL
  738. bool "ROM"
  739. help
  740. The kernel will be resident in FLASH/ROM when running.
  741. endchoice
  742. # Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
  743. config XIP_KERNEL
  744. bool
  745. default y
  746. depends on ROMKERNEL
  747. source "mm/Kconfig"
  748. config BFIN_GPTIMERS
  749. tristate "Enable Blackfin General Purpose Timers API"
  750. default n
  751. help
  752. Enable support for the General Purpose Timers API. If you
  753. are unsure, say N.
  754. To compile this driver as a module, choose M here: the module
  755. will be called gptimers.
  756. choice
  757. prompt "Uncached DMA region"
  758. default DMA_UNCACHED_1M
  759. config DMA_UNCACHED_4M
  760. bool "Enable 4M DMA region"
  761. config DMA_UNCACHED_2M
  762. bool "Enable 2M DMA region"
  763. config DMA_UNCACHED_1M
  764. bool "Enable 1M DMA region"
  765. config DMA_UNCACHED_512K
  766. bool "Enable 512K DMA region"
  767. config DMA_UNCACHED_256K
  768. bool "Enable 256K DMA region"
  769. config DMA_UNCACHED_128K
  770. bool "Enable 128K DMA region"
  771. config DMA_UNCACHED_NONE
  772. bool "Disable DMA region"
  773. endchoice
  774. comment "Cache Support"
  775. config BFIN_ICACHE
  776. bool "Enable ICACHE"
  777. default y
  778. config BFIN_EXTMEM_ICACHEABLE
  779. bool "Enable ICACHE for external memory"
  780. depends on BFIN_ICACHE
  781. default y
  782. config BFIN_L2_ICACHEABLE
  783. bool "Enable ICACHE for L2 SRAM"
  784. depends on BFIN_ICACHE
  785. depends on BF54x || BF561
  786. default n
  787. config BFIN_DCACHE
  788. bool "Enable DCACHE"
  789. default y
  790. config BFIN_DCACHE_BANKA
  791. bool "Enable only 16k BankA DCACHE - BankB is SRAM"
  792. depends on BFIN_DCACHE && !BF531
  793. default n
  794. config BFIN_EXTMEM_DCACHEABLE
  795. bool "Enable DCACHE for external memory"
  796. depends on BFIN_DCACHE
  797. default y
  798. choice
  799. prompt "External memory DCACHE policy"
  800. depends on BFIN_EXTMEM_DCACHEABLE
  801. default BFIN_EXTMEM_WRITEBACK if !SMP
  802. default BFIN_EXTMEM_WRITETHROUGH if SMP
  803. config BFIN_EXTMEM_WRITEBACK
  804. bool "Write back"
  805. depends on !SMP
  806. help
  807. Write Back Policy:
  808. Cached data will be written back to SDRAM only when needed.
  809. This can give a nice increase in performance, but beware of
  810. broken drivers that do not properly invalidate/flush their
  811. cache.
  812. Write Through Policy:
  813. Cached data will always be written back to SDRAM when the
  814. cache is updated. This is a completely safe setting, but
  815. performance is worse than Write Back.
  816. If you are unsure of the options and you want to be safe,
  817. then go with Write Through.
  818. config BFIN_EXTMEM_WRITETHROUGH
  819. bool "Write through"
  820. help
  821. Write Back Policy:
  822. Cached data will be written back to SDRAM only when needed.
  823. This can give a nice increase in performance, but beware of
  824. broken drivers that do not properly invalidate/flush their
  825. cache.
  826. Write Through Policy:
  827. Cached data will always be written back to SDRAM when the
  828. cache is updated. This is a completely safe setting, but
  829. performance is worse than Write Back.
  830. If you are unsure of the options and you want to be safe,
  831. then go with Write Through.
  832. endchoice
  833. config BFIN_L2_DCACHEABLE
  834. bool "Enable DCACHE for L2 SRAM"
  835. depends on BFIN_DCACHE
  836. depends on (BF54x || BF561) && !SMP
  837. default n
  838. choice
  839. prompt "L2 SRAM DCACHE policy"
  840. depends on BFIN_L2_DCACHEABLE
  841. default BFIN_L2_WRITEBACK
  842. config BFIN_L2_WRITEBACK
  843. bool "Write back"
  844. config BFIN_L2_WRITETHROUGH
  845. bool "Write through"
  846. endchoice
  847. comment "Memory Protection Unit"
  848. config MPU
  849. bool "Enable the memory protection unit (EXPERIMENTAL)"
  850. default n
  851. help
  852. Use the processor's MPU to protect applications from accessing
  853. memory they do not own. This comes at a performance penalty
  854. and is recommended only for debugging.
  855. comment "Asynchronous Memory Configuration"
  856. menu "EBIU_AMGCTL Global Control"
  857. config C_AMCKEN
  858. bool "Enable CLKOUT"
  859. default y
  860. config C_CDPRIO
  861. bool "DMA has priority over core for ext. accesses"
  862. default n
  863. config C_B0PEN
  864. depends on BF561
  865. bool "Bank 0 16 bit packing enable"
  866. default y
  867. config C_B1PEN
  868. depends on BF561
  869. bool "Bank 1 16 bit packing enable"
  870. default y
  871. config C_B2PEN
  872. depends on BF561
  873. bool "Bank 2 16 bit packing enable"
  874. default y
  875. config C_B3PEN
  876. depends on BF561
  877. bool "Bank 3 16 bit packing enable"
  878. default n
  879. choice
  880. prompt "Enable Asynchronous Memory Banks"
  881. default C_AMBEN_ALL
  882. config C_AMBEN
  883. bool "Disable All Banks"
  884. config C_AMBEN_B0
  885. bool "Enable Bank 0"
  886. config C_AMBEN_B0_B1
  887. bool "Enable Bank 0 & 1"
  888. config C_AMBEN_B0_B1_B2
  889. bool "Enable Bank 0 & 1 & 2"
  890. config C_AMBEN_ALL
  891. bool "Enable All Banks"
  892. endchoice
  893. endmenu
  894. menu "EBIU_AMBCTL Control"
  895. config BANK_0
  896. hex "Bank 0 (AMBCTL0.L)"
  897. default 0x7BB0
  898. help
  899. These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
  900. used to control the Asynchronous Memory Bank 0 settings.
  901. config BANK_1
  902. hex "Bank 1 (AMBCTL0.H)"
  903. default 0x7BB0
  904. default 0x5558 if BF54x
  905. help
  906. These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
  907. used to control the Asynchronous Memory Bank 1 settings.
  908. config BANK_2
  909. hex "Bank 2 (AMBCTL1.L)"
  910. default 0x7BB0
  911. help
  912. These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
  913. used to control the Asynchronous Memory Bank 2 settings.
  914. config BANK_3
  915. hex "Bank 3 (AMBCTL1.H)"
  916. default 0x99B3
  917. help
  918. These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
  919. used to control the Asynchronous Memory Bank 3 settings.
  920. endmenu
  921. config EBIU_MBSCTLVAL
  922. hex "EBIU Bank Select Control Register"
  923. depends on BF54x
  924. default 0
  925. config EBIU_MODEVAL
  926. hex "Flash Memory Mode Control Register"
  927. depends on BF54x
  928. default 1
  929. config EBIU_FCTLVAL
  930. hex "Flash Memory Bank Control Register"
  931. depends on BF54x
  932. default 6
  933. endmenu
  934. #############################################################################
  935. menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
  936. config PCI
  937. bool "PCI support"
  938. depends on BROKEN
  939. help
  940. Support for PCI bus.
  941. source "drivers/pci/Kconfig"
  942. source "drivers/pcmcia/Kconfig"
  943. source "drivers/pci/hotplug/Kconfig"
  944. endmenu
  945. menu "Executable file formats"
  946. source "fs/Kconfig.binfmt"
  947. endmenu
  948. menu "Power management options"
  949. source "kernel/power/Kconfig"
  950. config ARCH_SUSPEND_POSSIBLE
  951. def_bool y
  952. choice
  953. prompt "Standby Power Saving Mode"
  954. depends on PM
  955. default PM_BFIN_SLEEP_DEEPER
  956. config PM_BFIN_SLEEP_DEEPER
  957. bool "Sleep Deeper"
  958. help
  959. Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
  960. power dissipation by disabling the clock to the processor core (CCLK).
  961. Furthermore, Standby sets the internal power supply voltage (VDDINT)
  962. to 0.85 V to provide the greatest power savings, while preserving the
  963. processor state.
  964. The PLL and system clock (SCLK) continue to operate at a very low
  965. frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
  966. the SDRAM is put into Self Refresh Mode. Typically an external event
  967. such as GPIO interrupt or RTC activity wakes up the processor.
  968. Various Peripherals such as UART, SPORT, PPI may not function as
  969. normal during Sleep Deeper, due to the reduced SCLK frequency.
  970. When in the sleep mode, system DMA access to L1 memory is not supported.
  971. If unsure, select "Sleep Deeper".
  972. config PM_BFIN_SLEEP
  973. bool "Sleep"
  974. help
  975. Sleep Mode (High Power Savings) - The sleep mode reduces power
  976. dissipation by disabling the clock to the processor core (CCLK).
  977. The PLL and system clock (SCLK), however, continue to operate in
  978. this mode. Typically an external event or RTC activity will wake
  979. up the processor. When in the sleep mode, system DMA access to L1
  980. memory is not supported.
  981. If unsure, select "Sleep Deeper".
  982. endchoice
  983. comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
  984. depends on PM
  985. config PM_BFIN_WAKE_PH6
  986. bool "Allow Wake-Up from on-chip PHY or PH6 GP"
  987. depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
  988. default n
  989. help
  990. Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
  991. config PM_BFIN_WAKE_GP
  992. bool "Allow Wake-Up from GPIOs"
  993. depends on PM && BF54x
  994. default n
  995. help
  996. Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
  997. (all processors, except ADSP-BF549). This option sets
  998. the general-purpose wake-up enable (GPWE) control bit to enable
  999. wake-up upon detection of an active low signal on the /GPW (PH7) pin.
  1000. On ADSP-BF549 this option enables the the same functionality on the
  1001. /MRXON pin also PH7.
  1002. endmenu
  1003. menu "CPU Frequency scaling"
  1004. source "drivers/cpufreq/Kconfig"
  1005. config BFIN_CPU_FREQ
  1006. bool
  1007. depends on CPU_FREQ
  1008. select CPU_FREQ_TABLE
  1009. default y
  1010. config CPU_VOLTAGE
  1011. bool "CPU Voltage scaling"
  1012. depends on EXPERIMENTAL
  1013. depends on CPU_FREQ
  1014. default n
  1015. help
  1016. Say Y here if you want CPU voltage scaling according to the CPU frequency.
  1017. This option violates the PLL BYPASS recommendation in the Blackfin Processor
  1018. manuals. There is a theoretical risk that during VDDINT transitions
  1019. the PLL may unlock.
  1020. endmenu
  1021. source "net/Kconfig"
  1022. source "drivers/Kconfig"
  1023. source "drivers/firmware/Kconfig"
  1024. source "fs/Kconfig"
  1025. source "arch/blackfin/Kconfig.debug"
  1026. source "security/Kconfig"
  1027. source "crypto/Kconfig"
  1028. source "lib/Kconfig"