sram.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439
  1. /*
  2. * linux/arch/arm/plat-omap/sram.c
  3. *
  4. * OMAP SRAM detection and management
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Written by Tony Lindgren <tony@atomide.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #undef DEBUG
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <linux/omapfb.h>
  22. #include <asm/tlb.h>
  23. #include <asm/cacheflush.h>
  24. #include <asm/mach/map.h>
  25. #include <plat/sram.h>
  26. #include <plat/board.h>
  27. #include <plat/cpu.h>
  28. #include <plat/vram.h>
  29. #include "sram.h"
  30. #include "fb.h"
  31. /* XXX These "sideways" includes are a sign that something is wrong */
  32. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  33. # include "../mach-omap2/prm2xxx_3xxx.h"
  34. # include "../mach-omap2/sdrc.h"
  35. #endif
  36. #define OMAP1_SRAM_PA 0x20000000
  37. #define OMAP1_SRAM_VA VMALLOC_END
  38. #define OMAP2_SRAM_PUB_PA (OMAP2_SRAM_PA + 0xf800)
  39. #define OMAP2_SRAM_VA 0xfe400000
  40. #define OMAP2_SRAM_PUB_VA (OMAP2_SRAM_VA + 0x800)
  41. #define OMAP3_SRAM_VA 0xfe400000
  42. #define OMAP3_SRAM_PUB_PA (OMAP3_SRAM_PA + 0x8000)
  43. #define OMAP3_SRAM_PUB_VA (OMAP3_SRAM_VA + 0x8000)
  44. #define OMAP4_SRAM_VA 0xfe400000
  45. #define OMAP4_SRAM_PUB_PA (OMAP4_SRAM_PA + 0x4000)
  46. #define OMAP4_SRAM_PUB_VA (OMAP4_SRAM_VA + 0x4000)
  47. #if defined(CONFIG_ARCH_OMAP2PLUS)
  48. #define SRAM_BOOTLOADER_SZ 0x00
  49. #else
  50. #define SRAM_BOOTLOADER_SZ 0x80
  51. #endif
  52. #define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
  53. #define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
  54. #define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
  55. #define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
  56. #define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
  57. #define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
  58. #define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
  59. #define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
  60. #define GP_DEVICE 0x300
  61. #define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
  62. static unsigned long omap_sram_start;
  63. static unsigned long omap_sram_base;
  64. static unsigned long omap_sram_size;
  65. static unsigned long omap_sram_ceil;
  66. /*
  67. * Depending on the target RAMFS firewall setup, the public usable amount of
  68. * SRAM varies. The default accessible size for all device types is 2k. A GP
  69. * device allows ARM11 but not other initiators for full size. This
  70. * functionality seems ok until some nice security API happens.
  71. */
  72. static int is_sram_locked(void)
  73. {
  74. if (OMAP2_DEVICE_TYPE_GP == omap_type()) {
  75. /* RAMFW: R/W access to all initiators for all qualifier sets */
  76. if (cpu_is_omap242x()) {
  77. __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
  78. __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
  79. __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
  80. }
  81. if (cpu_is_omap34xx()) {
  82. __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
  83. __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
  84. __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
  85. __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
  86. __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
  87. }
  88. return 0;
  89. } else
  90. return 1; /* assume locked with no PPA or security driver */
  91. }
  92. /*
  93. * The amount of SRAM depends on the core type.
  94. * Note that we cannot try to test for SRAM here because writes
  95. * to secure SRAM will hang the system. Also the SRAM is not
  96. * yet mapped at this point.
  97. */
  98. static void __init omap_detect_sram(void)
  99. {
  100. unsigned long reserved;
  101. if (cpu_class_is_omap2()) {
  102. if (is_sram_locked()) {
  103. if (cpu_is_omap34xx()) {
  104. omap_sram_base = OMAP3_SRAM_PUB_VA;
  105. omap_sram_start = OMAP3_SRAM_PUB_PA;
  106. if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
  107. (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
  108. omap_sram_size = 0x7000; /* 28K */
  109. } else {
  110. omap_sram_size = 0x8000; /* 32K */
  111. }
  112. } else if (cpu_is_omap44xx()) {
  113. omap_sram_base = OMAP4_SRAM_PUB_VA;
  114. omap_sram_start = OMAP4_SRAM_PUB_PA;
  115. omap_sram_size = 0xa000; /* 40K */
  116. } else {
  117. omap_sram_base = OMAP2_SRAM_PUB_VA;
  118. omap_sram_start = OMAP2_SRAM_PUB_PA;
  119. omap_sram_size = 0x800; /* 2K */
  120. }
  121. } else {
  122. if (cpu_is_omap34xx()) {
  123. omap_sram_base = OMAP3_SRAM_VA;
  124. omap_sram_start = OMAP3_SRAM_PA;
  125. omap_sram_size = 0x10000; /* 64K */
  126. } else if (cpu_is_omap44xx()) {
  127. omap_sram_base = OMAP4_SRAM_VA;
  128. omap_sram_start = OMAP4_SRAM_PA;
  129. omap_sram_size = 0xe000; /* 56K */
  130. } else {
  131. omap_sram_base = OMAP2_SRAM_VA;
  132. omap_sram_start = OMAP2_SRAM_PA;
  133. if (cpu_is_omap242x())
  134. omap_sram_size = 0xa0000; /* 640K */
  135. else if (cpu_is_omap243x())
  136. omap_sram_size = 0x10000; /* 64K */
  137. }
  138. }
  139. } else {
  140. omap_sram_base = OMAP1_SRAM_VA;
  141. omap_sram_start = OMAP1_SRAM_PA;
  142. if (cpu_is_omap7xx())
  143. omap_sram_size = 0x32000; /* 200K */
  144. else if (cpu_is_omap15xx())
  145. omap_sram_size = 0x30000; /* 192K */
  146. else if (cpu_is_omap1610() || cpu_is_omap1621() ||
  147. cpu_is_omap1710())
  148. omap_sram_size = 0x4000; /* 16K */
  149. else if (cpu_is_omap1611())
  150. omap_sram_size = SZ_256K;
  151. else {
  152. printk(KERN_ERR "Could not detect SRAM size\n");
  153. omap_sram_size = 0x4000;
  154. }
  155. }
  156. reserved = omapfb_reserve_sram(omap_sram_start, omap_sram_base,
  157. omap_sram_size,
  158. omap_sram_start + SRAM_BOOTLOADER_SZ,
  159. omap_sram_size - SRAM_BOOTLOADER_SZ);
  160. omap_sram_size -= reserved;
  161. reserved = omap_vram_reserve_sram(omap_sram_start, omap_sram_base,
  162. omap_sram_size,
  163. omap_sram_start + SRAM_BOOTLOADER_SZ,
  164. omap_sram_size - SRAM_BOOTLOADER_SZ);
  165. omap_sram_size -= reserved;
  166. omap_sram_ceil = omap_sram_base + omap_sram_size;
  167. }
  168. static struct map_desc omap_sram_io_desc[] __initdata = {
  169. { /* .length gets filled in at runtime */
  170. .virtual = OMAP1_SRAM_VA,
  171. .pfn = __phys_to_pfn(OMAP1_SRAM_PA),
  172. .type = MT_MEMORY
  173. }
  174. };
  175. /*
  176. * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
  177. */
  178. static void __init omap_map_sram(void)
  179. {
  180. unsigned long base;
  181. if (omap_sram_size == 0)
  182. return;
  183. if (cpu_is_omap34xx()) {
  184. /*
  185. * SRAM must be marked as non-cached on OMAP3 since the
  186. * CORE DPLL M2 divider change code (in SRAM) runs with the
  187. * SDRAM controller disabled, and if it is marked cached,
  188. * the ARM may attempt to write cache lines back to SDRAM
  189. * which will cause the system to hang.
  190. */
  191. omap_sram_io_desc[0].type = MT_MEMORY_NONCACHED;
  192. }
  193. omap_sram_io_desc[0].virtual = omap_sram_base;
  194. base = omap_sram_start;
  195. base = ROUND_DOWN(base, PAGE_SIZE);
  196. omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
  197. omap_sram_io_desc[0].length = ROUND_DOWN(omap_sram_size, PAGE_SIZE);
  198. iotable_init(omap_sram_io_desc, ARRAY_SIZE(omap_sram_io_desc));
  199. printk(KERN_INFO "SRAM: Mapped pa 0x%08lx to va 0x%08lx size: 0x%lx\n",
  200. __pfn_to_phys(omap_sram_io_desc[0].pfn),
  201. omap_sram_io_desc[0].virtual,
  202. omap_sram_io_desc[0].length);
  203. /*
  204. * Normally devicemaps_init() would flush caches and tlb after
  205. * mdesc->map_io(), but since we're called from map_io(), we
  206. * must do it here.
  207. */
  208. local_flush_tlb_all();
  209. flush_cache_all();
  210. /*
  211. * Looks like we need to preserve some bootloader code at the
  212. * beginning of SRAM for jumping to flash for reboot to work...
  213. */
  214. memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
  215. omap_sram_size - SRAM_BOOTLOADER_SZ);
  216. }
  217. void * omap_sram_push(void * start, unsigned long size)
  218. {
  219. if (size > (omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ))) {
  220. printk(KERN_ERR "Not enough space in SRAM\n");
  221. return NULL;
  222. }
  223. omap_sram_ceil -= size;
  224. omap_sram_ceil = ROUND_DOWN(omap_sram_ceil, sizeof(void *));
  225. memcpy((void *)omap_sram_ceil, start, size);
  226. flush_icache_range((unsigned long)omap_sram_ceil,
  227. (unsigned long)(omap_sram_ceil + size));
  228. return (void *)omap_sram_ceil;
  229. }
  230. #ifdef CONFIG_ARCH_OMAP1
  231. static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
  232. void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
  233. {
  234. BUG_ON(!_omap_sram_reprogram_clock);
  235. _omap_sram_reprogram_clock(dpllctl, ckctl);
  236. }
  237. static int __init omap1_sram_init(void)
  238. {
  239. _omap_sram_reprogram_clock =
  240. omap_sram_push(omap1_sram_reprogram_clock,
  241. omap1_sram_reprogram_clock_sz);
  242. return 0;
  243. }
  244. #else
  245. #define omap1_sram_init() do {} while (0)
  246. #endif
  247. #if defined(CONFIG_ARCH_OMAP2)
  248. static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
  249. u32 base_cs, u32 force_unlock);
  250. void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
  251. u32 base_cs, u32 force_unlock)
  252. {
  253. BUG_ON(!_omap2_sram_ddr_init);
  254. _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
  255. base_cs, force_unlock);
  256. }
  257. static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
  258. u32 mem_type);
  259. void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
  260. {
  261. BUG_ON(!_omap2_sram_reprogram_sdrc);
  262. _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
  263. }
  264. static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
  265. u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
  266. {
  267. BUG_ON(!_omap2_set_prcm);
  268. return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
  269. }
  270. #endif
  271. #ifdef CONFIG_ARCH_OMAP2420
  272. static int __init omap242x_sram_init(void)
  273. {
  274. _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
  275. omap242x_sram_ddr_init_sz);
  276. _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
  277. omap242x_sram_reprogram_sdrc_sz);
  278. _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
  279. omap242x_sram_set_prcm_sz);
  280. return 0;
  281. }
  282. #else
  283. static inline int omap242x_sram_init(void)
  284. {
  285. return 0;
  286. }
  287. #endif
  288. #ifdef CONFIG_ARCH_OMAP2430
  289. static int __init omap243x_sram_init(void)
  290. {
  291. _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
  292. omap243x_sram_ddr_init_sz);
  293. _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
  294. omap243x_sram_reprogram_sdrc_sz);
  295. _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
  296. omap243x_sram_set_prcm_sz);
  297. return 0;
  298. }
  299. #else
  300. static inline int omap243x_sram_init(void)
  301. {
  302. return 0;
  303. }
  304. #endif
  305. #ifdef CONFIG_ARCH_OMAP3
  306. static u32 (*_omap3_sram_configure_core_dpll)(
  307. u32 m2, u32 unlock_dll, u32 f, u32 inc,
  308. u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
  309. u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
  310. u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
  311. u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
  312. u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
  313. u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
  314. u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
  315. u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
  316. u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
  317. {
  318. BUG_ON(!_omap3_sram_configure_core_dpll);
  319. return _omap3_sram_configure_core_dpll(
  320. m2, unlock_dll, f, inc,
  321. sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
  322. sdrc_actim_ctrl_b_0, sdrc_mr_0,
  323. sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
  324. sdrc_actim_ctrl_b_1, sdrc_mr_1);
  325. }
  326. #ifdef CONFIG_PM
  327. void omap3_sram_restore_context(void)
  328. {
  329. omap_sram_ceil = omap_sram_base + omap_sram_size;
  330. _omap3_sram_configure_core_dpll =
  331. omap_sram_push(omap3_sram_configure_core_dpll,
  332. omap3_sram_configure_core_dpll_sz);
  333. omap_push_sram_idle();
  334. }
  335. #endif /* CONFIG_PM */
  336. static int __init omap34xx_sram_init(void)
  337. {
  338. _omap3_sram_configure_core_dpll =
  339. omap_sram_push(omap3_sram_configure_core_dpll,
  340. omap3_sram_configure_core_dpll_sz);
  341. omap_push_sram_idle();
  342. return 0;
  343. }
  344. #else
  345. static inline int omap34xx_sram_init(void)
  346. {
  347. return 0;
  348. }
  349. #endif
  350. #ifdef CONFIG_ARCH_OMAP4
  351. static int __init omap44xx_sram_init(void)
  352. {
  353. printk(KERN_ERR "FIXME: %s not implemented\n", __func__);
  354. return -ENODEV;
  355. }
  356. #else
  357. static inline int omap44xx_sram_init(void)
  358. {
  359. return 0;
  360. }
  361. #endif
  362. int __init omap_sram_init(void)
  363. {
  364. omap_detect_sram();
  365. omap_map_sram();
  366. if (!(cpu_class_is_omap2()))
  367. omap1_sram_init();
  368. else if (cpu_is_omap242x())
  369. omap242x_sram_init();
  370. else if (cpu_is_omap2430())
  371. omap243x_sram_init();
  372. else if (cpu_is_omap34xx())
  373. omap34xx_sram_init();
  374. else if (cpu_is_omap44xx())
  375. omap44xx_sram_init();
  376. return 0;
  377. }