omap_hwmod.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601
  1. /*
  2. * omap_hwmod macros, structures
  3. *
  4. * Copyright (C) 2009-2010 Nokia Corporation
  5. * Paul Walmsley
  6. *
  7. * Created in collaboration with (alphabetical order): Benoît Cousson,
  8. * Kevin Hilman, Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari
  9. * Poussa, Anand Sawant, Santosh Shilimkar, Richard Woodruff
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. *
  15. * These headers and macros are used to define OMAP on-chip module
  16. * data and their integration with other OMAP modules and Linux.
  17. * Copious documentation and references can also be found in the
  18. * omap_hwmod code, in arch/arm/mach-omap2/omap_hwmod.c (as of this
  19. * writing).
  20. *
  21. * To do:
  22. * - add interconnect error log structures
  23. * - add pinmuxing
  24. * - init_conn_id_bit (CONNID_BIT_VECTOR)
  25. * - implement default hwmod SMS/SDRC flags?
  26. * - move Linux-specific data ("non-ROM data") out
  27. *
  28. */
  29. #ifndef __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  30. #define __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  31. #include <linux/kernel.h>
  32. #include <linux/list.h>
  33. #include <linux/ioport.h>
  34. #include <linux/spinlock.h>
  35. #include <plat/cpu.h>
  36. #include <plat/voltage.h>
  37. struct omap_device;
  38. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type1;
  39. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type2;
  40. /*
  41. * OCP SYSCONFIG bit shifts/masks TYPE1. These are for IPs compliant
  42. * with the original PRCM protocol defined for OMAP2420
  43. */
  44. #define SYSC_TYPE1_MIDLEMODE_SHIFT 12
  45. #define SYSC_TYPE1_MIDLEMODE_MASK (0x3 << SYSC_MIDLEMODE_SHIFT)
  46. #define SYSC_TYPE1_CLOCKACTIVITY_SHIFT 8
  47. #define SYSC_TYPE1_CLOCKACTIVITY_MASK (0x3 << SYSC_CLOCKACTIVITY_SHIFT)
  48. #define SYSC_TYPE1_SIDLEMODE_SHIFT 3
  49. #define SYSC_TYPE1_SIDLEMODE_MASK (0x3 << SYSC_SIDLEMODE_SHIFT)
  50. #define SYSC_TYPE1_ENAWAKEUP_SHIFT 2
  51. #define SYSC_TYPE1_ENAWAKEUP_MASK (1 << SYSC_ENAWAKEUP_SHIFT)
  52. #define SYSC_TYPE1_SOFTRESET_SHIFT 1
  53. #define SYSC_TYPE1_SOFTRESET_MASK (1 << SYSC_SOFTRESET_SHIFT)
  54. #define SYSC_TYPE1_AUTOIDLE_SHIFT 0
  55. #define SYSC_TYPE1_AUTOIDLE_MASK (1 << SYSC_AUTOIDLE_SHIFT)
  56. /*
  57. * OCP SYSCONFIG bit shifts/masks TYPE2. These are for IPs compliant
  58. * with the new PRCM protocol defined for new OMAP4 IPs.
  59. */
  60. #define SYSC_TYPE2_SOFTRESET_SHIFT 0
  61. #define SYSC_TYPE2_SOFTRESET_MASK (1 << SYSC_TYPE2_SOFTRESET_SHIFT)
  62. #define SYSC_TYPE2_SIDLEMODE_SHIFT 2
  63. #define SYSC_TYPE2_SIDLEMODE_MASK (0x3 << SYSC_TYPE2_SIDLEMODE_SHIFT)
  64. #define SYSC_TYPE2_MIDLEMODE_SHIFT 4
  65. #define SYSC_TYPE2_MIDLEMODE_MASK (0x3 << SYSC_TYPE2_MIDLEMODE_SHIFT)
  66. /* OCP SYSSTATUS bit shifts/masks */
  67. #define SYSS_RESETDONE_SHIFT 0
  68. #define SYSS_RESETDONE_MASK (1 << SYSS_RESETDONE_SHIFT)
  69. /* Master standby/slave idle mode flags */
  70. #define HWMOD_IDLEMODE_FORCE (1 << 0)
  71. #define HWMOD_IDLEMODE_NO (1 << 1)
  72. #define HWMOD_IDLEMODE_SMART (1 << 2)
  73. /* Slave idle mode flag only */
  74. #define HWMOD_IDLEMODE_SMART_WKUP (1 << 3)
  75. /**
  76. * struct omap_hwmod_mux_info - hwmod specific mux configuration
  77. * @pads: array of omap_device_pad entries
  78. * @nr_pads: number of omap_device_pad entries
  79. *
  80. * Note that this is currently built during init as needed.
  81. */
  82. struct omap_hwmod_mux_info {
  83. int nr_pads;
  84. struct omap_device_pad *pads;
  85. };
  86. /**
  87. * struct omap_hwmod_irq_info - MPU IRQs used by the hwmod
  88. * @name: name of the IRQ channel (module local name)
  89. * @irq_ch: IRQ channel ID
  90. *
  91. * @name should be something short, e.g., "tx" or "rx". It is for use
  92. * by platform_get_resource_byname(). It is defined locally to the
  93. * hwmod.
  94. */
  95. struct omap_hwmod_irq_info {
  96. const char *name;
  97. u16 irq;
  98. };
  99. /**
  100. * struct omap_hwmod_dma_info - DMA channels used by the hwmod
  101. * @name: name of the DMA channel (module local name)
  102. * @dma_req: DMA request ID
  103. *
  104. * @name should be something short, e.g., "tx" or "rx". It is for use
  105. * by platform_get_resource_byname(). It is defined locally to the
  106. * hwmod.
  107. */
  108. struct omap_hwmod_dma_info {
  109. const char *name;
  110. u16 dma_req;
  111. };
  112. /**
  113. * struct omap_hwmod_rst_info - IPs reset lines use by hwmod
  114. * @name: name of the reset line (module local name)
  115. * @rst_shift: Offset of the reset bit
  116. *
  117. * @name should be something short, e.g., "cpu0" or "rst". It is defined
  118. * locally to the hwmod.
  119. */
  120. struct omap_hwmod_rst_info {
  121. const char *name;
  122. u8 rst_shift;
  123. };
  124. /**
  125. * struct omap_hwmod_opt_clk - optional clocks used by this hwmod
  126. * @role: "sys", "32k", "tv", etc -- for use in clk_get()
  127. * @clk: opt clock: OMAP clock name
  128. * @_clk: pointer to the struct clk (filled in at runtime)
  129. *
  130. * The module's interface clock and main functional clock should not
  131. * be added as optional clocks.
  132. */
  133. struct omap_hwmod_opt_clk {
  134. const char *role;
  135. const char *clk;
  136. struct clk *_clk;
  137. };
  138. /* omap_hwmod_omap2_firewall.flags bits */
  139. #define OMAP_FIREWALL_L3 (1 << 0)
  140. #define OMAP_FIREWALL_L4 (1 << 1)
  141. /**
  142. * struct omap_hwmod_omap2_firewall - OMAP2/3 device firewall data
  143. * @l3_perm_bit: bit shift for L3_PM_*_PERMISSION_*
  144. * @l4_fw_region: L4 firewall region ID
  145. * @l4_prot_group: L4 protection group ID
  146. * @flags: (see omap_hwmod_omap2_firewall.flags macros above)
  147. */
  148. struct omap_hwmod_omap2_firewall {
  149. u8 l3_perm_bit;
  150. u8 l4_fw_region;
  151. u8 l4_prot_group;
  152. u8 flags;
  153. };
  154. /*
  155. * omap_hwmod_addr_space.flags bits
  156. *
  157. * ADDR_MAP_ON_INIT: Map this address space during omap_hwmod init.
  158. * ADDR_TYPE_RT: Address space contains module register target data.
  159. */
  160. #define ADDR_MAP_ON_INIT (1 << 0) /* XXX does not belong */
  161. #define ADDR_TYPE_RT (1 << 1)
  162. /**
  163. * struct omap_hwmod_addr_space - MPU address space handled by the hwmod
  164. * @pa_start: starting physical address
  165. * @pa_end: ending physical address
  166. * @flags: (see omap_hwmod_addr_space.flags macros above)
  167. *
  168. * Address space doesn't necessarily follow physical interconnect
  169. * structure. GPMC is one example.
  170. */
  171. struct omap_hwmod_addr_space {
  172. u32 pa_start;
  173. u32 pa_end;
  174. u8 flags;
  175. };
  176. /*
  177. * omap_hwmod_ocp_if.user bits: these indicate the initiators that use this
  178. * interface to interact with the hwmod. Used to add sleep dependencies
  179. * when the module is enabled or disabled.
  180. */
  181. #define OCP_USER_MPU (1 << 0)
  182. #define OCP_USER_SDMA (1 << 1)
  183. /* omap_hwmod_ocp_if.flags bits */
  184. #define OCPIF_SWSUP_IDLE (1 << 0)
  185. #define OCPIF_CAN_BURST (1 << 1)
  186. /**
  187. * struct omap_hwmod_ocp_if - OCP interface data
  188. * @master: struct omap_hwmod that initiates OCP transactions on this link
  189. * @slave: struct omap_hwmod that responds to OCP transactions on this link
  190. * @addr: address space associated with this link
  191. * @clk: interface clock: OMAP clock name
  192. * @_clk: pointer to the interface struct clk (filled in at runtime)
  193. * @fw: interface firewall data
  194. * @addr_cnt: ARRAY_SIZE(@addr)
  195. * @width: OCP data width
  196. * @user: initiators using this interface (see OCP_USER_* macros above)
  197. * @flags: OCP interface flags (see OCPIF_* macros above)
  198. *
  199. * It may also be useful to add a tag_cnt field for OCP2.x devices.
  200. *
  201. * Parameter names beginning with an underscore are managed internally by
  202. * the omap_hwmod code and should not be set during initialization.
  203. */
  204. struct omap_hwmod_ocp_if {
  205. struct omap_hwmod *master;
  206. struct omap_hwmod *slave;
  207. struct omap_hwmod_addr_space *addr;
  208. const char *clk;
  209. struct clk *_clk;
  210. union {
  211. struct omap_hwmod_omap2_firewall omap2;
  212. } fw;
  213. u8 addr_cnt;
  214. u8 width;
  215. u8 user;
  216. u8 flags;
  217. };
  218. /* Macros for use in struct omap_hwmod_sysconfig */
  219. /* Flags for use in omap_hwmod_sysconfig.idlemodes */
  220. #define MASTER_STANDBY_SHIFT 4
  221. #define SLAVE_IDLE_SHIFT 0
  222. #define SIDLE_FORCE (HWMOD_IDLEMODE_FORCE << SLAVE_IDLE_SHIFT)
  223. #define SIDLE_NO (HWMOD_IDLEMODE_NO << SLAVE_IDLE_SHIFT)
  224. #define SIDLE_SMART (HWMOD_IDLEMODE_SMART << SLAVE_IDLE_SHIFT)
  225. #define SIDLE_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << SLAVE_IDLE_SHIFT)
  226. #define MSTANDBY_FORCE (HWMOD_IDLEMODE_FORCE << MASTER_STANDBY_SHIFT)
  227. #define MSTANDBY_NO (HWMOD_IDLEMODE_NO << MASTER_STANDBY_SHIFT)
  228. #define MSTANDBY_SMART (HWMOD_IDLEMODE_SMART << MASTER_STANDBY_SHIFT)
  229. /* omap_hwmod_sysconfig.sysc_flags capability flags */
  230. #define SYSC_HAS_AUTOIDLE (1 << 0)
  231. #define SYSC_HAS_SOFTRESET (1 << 1)
  232. #define SYSC_HAS_ENAWAKEUP (1 << 2)
  233. #define SYSC_HAS_EMUFREE (1 << 3)
  234. #define SYSC_HAS_CLOCKACTIVITY (1 << 4)
  235. #define SYSC_HAS_SIDLEMODE (1 << 5)
  236. #define SYSC_HAS_MIDLEMODE (1 << 6)
  237. #define SYSS_HAS_RESET_STATUS (1 << 7)
  238. #define SYSC_NO_CACHE (1 << 8) /* XXX SW flag, belongs elsewhere */
  239. #define SYSC_HAS_RESET_STATUS (1 << 9)
  240. /* omap_hwmod_sysconfig.clockact flags */
  241. #define CLOCKACT_TEST_BOTH 0x0
  242. #define CLOCKACT_TEST_MAIN 0x1
  243. #define CLOCKACT_TEST_ICLK 0x2
  244. #define CLOCKACT_TEST_NONE 0x3
  245. /**
  246. * struct omap_hwmod_sysc_fields - hwmod OCP_SYSCONFIG register field offsets.
  247. * @midle_shift: Offset of the midle bit
  248. * @clkact_shift: Offset of the clockactivity bit
  249. * @sidle_shift: Offset of the sidle bit
  250. * @enwkup_shift: Offset of the enawakeup bit
  251. * @srst_shift: Offset of the softreset bit
  252. * @autoidle_shift: Offset of the autoidle bit
  253. */
  254. struct omap_hwmod_sysc_fields {
  255. u8 midle_shift;
  256. u8 clkact_shift;
  257. u8 sidle_shift;
  258. u8 enwkup_shift;
  259. u8 srst_shift;
  260. u8 autoidle_shift;
  261. };
  262. /**
  263. * struct omap_hwmod_class_sysconfig - hwmod class OCP_SYS* data
  264. * @rev_offs: IP block revision register offset (from module base addr)
  265. * @sysc_offs: OCP_SYSCONFIG register offset (from module base addr)
  266. * @syss_offs: OCP_SYSSTATUS register offset (from module base addr)
  267. * @idlemodes: One or more of {SIDLE,MSTANDBY}_{OFF,FORCE,SMART}
  268. * @sysc_flags: SYS{C,S}_HAS* flags indicating SYSCONFIG bits supported
  269. * @clockact: the default value of the module CLOCKACTIVITY bits
  270. *
  271. * @clockact describes to the module which clocks are likely to be
  272. * disabled when the PRCM issues its idle request to the module. Some
  273. * modules have separate clockdomains for the interface clock and main
  274. * functional clock, and can check whether they should acknowledge the
  275. * idle request based on the internal module functionality that has
  276. * been associated with the clocks marked in @clockact. This field is
  277. * only used if HWMOD_SET_DEFAULT_CLOCKACT is set (see below)
  278. *
  279. * @sysc_fields: structure containing the offset positions of various bits in
  280. * SYSCONFIG register. This can be populated using omap_hwmod_sysc_type1 or
  281. * omap_hwmod_sysc_type2 defined in omap_hwmod_common_data.c depending on
  282. * whether the device ip is compliant with the original PRCM protocol
  283. * defined for OMAP2420 or the new PRCM protocol for new OMAP4 IPs.
  284. * If the device follows a different scheme for the sysconfig register ,
  285. * then this field has to be populated with the correct offset structure.
  286. */
  287. struct omap_hwmod_class_sysconfig {
  288. u16 rev_offs;
  289. u16 sysc_offs;
  290. u16 syss_offs;
  291. u16 sysc_flags;
  292. u8 idlemodes;
  293. u8 clockact;
  294. struct omap_hwmod_sysc_fields *sysc_fields;
  295. };
  296. /**
  297. * struct omap_hwmod_omap2_prcm - OMAP2/3-specific PRCM data
  298. * @module_offs: PRCM submodule offset from the start of the PRM/CM
  299. * @prcm_reg_id: PRCM register ID (e.g., 3 for CM_AUTOIDLE3)
  300. * @module_bit: register bit shift for AUTOIDLE, WKST, WKEN, GRPSEL regs
  301. * @idlest_reg_id: IDLEST register ID (e.g., 3 for CM_IDLEST3)
  302. * @idlest_idle_bit: register bit shift for CM_IDLEST slave idle bit
  303. * @idlest_stdby_bit: register bit shift for CM_IDLEST master standby bit
  304. *
  305. * @prcm_reg_id and @module_bit are specific to the AUTOIDLE, WKST,
  306. * WKEN, GRPSEL registers. In an ideal world, no extra information
  307. * would be needed for IDLEST information, but alas, there are some
  308. * exceptions, so @idlest_reg_id, @idlest_idle_bit, @idlest_stdby_bit
  309. * are needed for the IDLEST registers (c.f. 2430 I2CHS, 3430 USBHOST)
  310. */
  311. struct omap_hwmod_omap2_prcm {
  312. s16 module_offs;
  313. u8 prcm_reg_id;
  314. u8 module_bit;
  315. u8 idlest_reg_id;
  316. u8 idlest_idle_bit;
  317. u8 idlest_stdby_bit;
  318. };
  319. /**
  320. * struct omap_hwmod_omap4_prcm - OMAP4-specific PRCM data
  321. * @clkctrl_reg: PRCM address of the clock control register
  322. * @rstctrl_reg: address of the XXX_RSTCTRL register located in the PRM
  323. * @submodule_wkdep_bit: bit shift of the WKDEP range
  324. */
  325. struct omap_hwmod_omap4_prcm {
  326. void __iomem *clkctrl_reg;
  327. void __iomem *rstctrl_reg;
  328. u8 submodule_wkdep_bit;
  329. };
  330. /*
  331. * omap_hwmod.flags definitions
  332. *
  333. * HWMOD_SWSUP_SIDLE: omap_hwmod code should manually bring module in and out
  334. * of idle, rather than relying on module smart-idle
  335. * HWMOD_SWSUP_MSTDBY: omap_hwmod code should manually bring module in and out
  336. * of standby, rather than relying on module smart-standby
  337. * HWMOD_INIT_NO_RESET: don't reset this module at boot - important for
  338. * SDRAM controller, etc. XXX probably belongs outside the main hwmod file
  339. * HWMOD_INIT_NO_IDLE: don't idle this module at boot - important for SDRAM
  340. * controller, etc. XXX probably belongs outside the main hwmod file
  341. * HWMOD_NO_AUTOIDLE: disable module autoidle (OCP_SYSCONFIG.AUTOIDLE)
  342. * when module is enabled, rather than the default, which is to
  343. * enable autoidle
  344. * HWMOD_SET_DEFAULT_CLOCKACT: program CLOCKACTIVITY bits at startup
  345. * HWMOD_NO_IDLEST: this module does not have idle status - this is the case
  346. * only for few initiator modules on OMAP2 & 3.
  347. * HWMOD_CONTROL_OPT_CLKS_IN_RESET: Enable all optional clocks during reset.
  348. * This is needed for devices like DSS that require optional clocks enabled
  349. * in order to complete the reset. Optional clocks will be disabled
  350. * again after the reset.
  351. * HWMOD_16BIT_REG: Module has 16bit registers
  352. */
  353. #define HWMOD_SWSUP_SIDLE (1 << 0)
  354. #define HWMOD_SWSUP_MSTANDBY (1 << 1)
  355. #define HWMOD_INIT_NO_RESET (1 << 2)
  356. #define HWMOD_INIT_NO_IDLE (1 << 3)
  357. #define HWMOD_NO_OCP_AUTOIDLE (1 << 4)
  358. #define HWMOD_SET_DEFAULT_CLOCKACT (1 << 5)
  359. #define HWMOD_NO_IDLEST (1 << 6)
  360. #define HWMOD_CONTROL_OPT_CLKS_IN_RESET (1 << 7)
  361. #define HWMOD_16BIT_REG (1 << 8)
  362. /*
  363. * omap_hwmod._int_flags definitions
  364. * These are for internal use only and are managed by the omap_hwmod code.
  365. *
  366. * _HWMOD_NO_MPU_PORT: no path exists for the MPU to write to this module
  367. * _HWMOD_WAKEUP_ENABLED: set when the omap_hwmod code has enabled ENAWAKEUP
  368. * _HWMOD_SYSCONFIG_LOADED: set when the OCP_SYSCONFIG value has been cached
  369. */
  370. #define _HWMOD_NO_MPU_PORT (1 << 0)
  371. #define _HWMOD_WAKEUP_ENABLED (1 << 1)
  372. #define _HWMOD_SYSCONFIG_LOADED (1 << 2)
  373. /*
  374. * omap_hwmod._state definitions
  375. *
  376. * INITIALIZED: reset (optionally), initialized, enabled, disabled
  377. * (optionally)
  378. *
  379. *
  380. */
  381. #define _HWMOD_STATE_UNKNOWN 0
  382. #define _HWMOD_STATE_REGISTERED 1
  383. #define _HWMOD_STATE_CLKS_INITED 2
  384. #define _HWMOD_STATE_INITIALIZED 3
  385. #define _HWMOD_STATE_ENABLED 4
  386. #define _HWMOD_STATE_IDLE 5
  387. #define _HWMOD_STATE_DISABLED 6
  388. /**
  389. * struct omap_hwmod_class - the type of an IP block
  390. * @name: name of the hwmod_class
  391. * @sysc: device SYSCONFIG/SYSSTATUS register data
  392. * @rev: revision of the IP class
  393. * @pre_shutdown: ptr to fn to be executed immediately prior to device shutdown
  394. * @reset: ptr to fn to be executed in place of the standard hwmod reset fn
  395. *
  396. * Represent the class of a OMAP hardware "modules" (e.g. timer,
  397. * smartreflex, gpio, uart...)
  398. *
  399. * @pre_shutdown is a function that will be run immediately before
  400. * hwmod clocks are disabled, etc. It is intended for use for hwmods
  401. * like the MPU watchdog, which cannot be disabled with the standard
  402. * omap_hwmod_shutdown(). The function should return 0 upon success,
  403. * or some negative error upon failure. Returning an error will cause
  404. * omap_hwmod_shutdown() to abort the device shutdown and return an
  405. * error.
  406. *
  407. * If @reset is defined, then the function it points to will be
  408. * executed in place of the standard hwmod _reset() code in
  409. * mach-omap2/omap_hwmod.c. This is needed for IP blocks which have
  410. * unusual reset sequences - usually processor IP blocks like the IVA.
  411. */
  412. struct omap_hwmod_class {
  413. const char *name;
  414. struct omap_hwmod_class_sysconfig *sysc;
  415. u32 rev;
  416. int (*pre_shutdown)(struct omap_hwmod *oh);
  417. int (*reset)(struct omap_hwmod *oh);
  418. };
  419. /**
  420. * struct omap_hwmod - integration data for OMAP hardware "modules" (IP blocks)
  421. * @name: name of the hwmod
  422. * @class: struct omap_hwmod_class * to the class of this hwmod
  423. * @od: struct omap_device currently associated with this hwmod (internal use)
  424. * @mpu_irqs: ptr to an array of MPU IRQs (see also mpu_irqs_cnt)
  425. * @sdma_reqs: ptr to an array of System DMA request IDs (see sdma_reqs_cnt)
  426. * @prcm: PRCM data pertaining to this hwmod
  427. * @main_clk: main clock: OMAP clock name
  428. * @_clk: pointer to the main struct clk (filled in at runtime)
  429. * @opt_clks: other device clocks that drivers can request (0..*)
  430. * @vdd_name: voltage domain name
  431. * @voltdm: pointer to voltage domain (filled in at runtime)
  432. * @masters: ptr to array of OCP ifs that this hwmod can initiate on
  433. * @slaves: ptr to array of OCP ifs that this hwmod can respond on
  434. * @dev_attr: arbitrary device attributes that can be passed to the driver
  435. * @_sysc_cache: internal-use hwmod flags
  436. * @_mpu_rt_va: cached register target start address (internal use)
  437. * @_mpu_port_index: cached MPU register target slave ID (internal use)
  438. * @mpu_irqs_cnt: number of @mpu_irqs
  439. * @sdma_reqs_cnt: number of @sdma_reqs
  440. * @opt_clks_cnt: number of @opt_clks
  441. * @master_cnt: number of @master entries
  442. * @slaves_cnt: number of @slave entries
  443. * @response_lat: device OCP response latency (in interface clock cycles)
  444. * @_int_flags: internal-use hwmod flags
  445. * @_state: internal-use hwmod state
  446. * @_postsetup_state: internal-use state to leave the hwmod in after _setup()
  447. * @flags: hwmod flags (documented below)
  448. * @omap_chip: OMAP chips this hwmod is present on
  449. * @_lock: spinlock serializing operations on this hwmod
  450. * @node: list node for hwmod list (internal use)
  451. *
  452. * @main_clk refers to this module's "main clock," which for our
  453. * purposes is defined as "the functional clock needed for register
  454. * accesses to complete." Modules may not have a main clock if the
  455. * interface clock also serves as a main clock.
  456. *
  457. * Parameter names beginning with an underscore are managed internally by
  458. * the omap_hwmod code and should not be set during initialization.
  459. */
  460. struct omap_hwmod {
  461. const char *name;
  462. struct omap_hwmod_class *class;
  463. struct omap_device *od;
  464. struct omap_hwmod_mux_info *mux;
  465. struct omap_hwmod_irq_info *mpu_irqs;
  466. struct omap_hwmod_dma_info *sdma_reqs;
  467. struct omap_hwmod_rst_info *rst_lines;
  468. union {
  469. struct omap_hwmod_omap2_prcm omap2;
  470. struct omap_hwmod_omap4_prcm omap4;
  471. } prcm;
  472. const char *main_clk;
  473. struct clk *_clk;
  474. struct omap_hwmod_opt_clk *opt_clks;
  475. char *vdd_name;
  476. struct voltagedomain *voltdm;
  477. struct omap_hwmod_ocp_if **masters; /* connect to *_IA */
  478. struct omap_hwmod_ocp_if **slaves; /* connect to *_TA */
  479. void *dev_attr;
  480. u32 _sysc_cache;
  481. void __iomem *_mpu_rt_va;
  482. spinlock_t _lock;
  483. struct list_head node;
  484. u16 flags;
  485. u8 _mpu_port_index;
  486. u8 response_lat;
  487. u8 mpu_irqs_cnt;
  488. u8 sdma_reqs_cnt;
  489. u8 rst_lines_cnt;
  490. u8 opt_clks_cnt;
  491. u8 masters_cnt;
  492. u8 slaves_cnt;
  493. u8 hwmods_cnt;
  494. u8 _int_flags;
  495. u8 _state;
  496. u8 _postsetup_state;
  497. const struct omap_chip_id omap_chip;
  498. };
  499. int omap_hwmod_init(struct omap_hwmod **ohs);
  500. struct omap_hwmod *omap_hwmod_lookup(const char *name);
  501. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  502. void *data);
  503. int omap_hwmod_late_init(void);
  504. int omap_hwmod_enable(struct omap_hwmod *oh);
  505. int _omap_hwmod_enable(struct omap_hwmod *oh);
  506. int omap_hwmod_idle(struct omap_hwmod *oh);
  507. int _omap_hwmod_idle(struct omap_hwmod *oh);
  508. int omap_hwmod_shutdown(struct omap_hwmod *oh);
  509. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name);
  510. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name);
  511. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name);
  512. int omap_hwmod_enable_clocks(struct omap_hwmod *oh);
  513. int omap_hwmod_disable_clocks(struct omap_hwmod *oh);
  514. int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode);
  515. int omap_hwmod_reset(struct omap_hwmod *oh);
  516. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh);
  517. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs);
  518. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs);
  519. int omap_hwmod_count_resources(struct omap_hwmod *oh);
  520. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res);
  521. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh);
  522. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh);
  523. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  524. struct omap_hwmod *init_oh);
  525. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  526. struct omap_hwmod *init_oh);
  527. int omap_hwmod_set_clockact_both(struct omap_hwmod *oh);
  528. int omap_hwmod_set_clockact_main(struct omap_hwmod *oh);
  529. int omap_hwmod_set_clockact_iclk(struct omap_hwmod *oh);
  530. int omap_hwmod_set_clockact_none(struct omap_hwmod *oh);
  531. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh);
  532. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh);
  533. int omap_hwmod_for_each_by_class(const char *classname,
  534. int (*fn)(struct omap_hwmod *oh,
  535. void *user),
  536. void *user);
  537. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state);
  538. u32 omap_hwmod_get_context_loss_count(struct omap_hwmod *oh);
  539. /*
  540. * Chip variant-specific hwmod init routines - XXX should be converted
  541. * to use initcalls once the initial boot ordering is straightened out
  542. */
  543. extern int omap2420_hwmod_init(void);
  544. extern int omap2430_hwmod_init(void);
  545. extern int omap3xxx_hwmod_init(void);
  546. extern int omap44xx_hwmod_init(void);
  547. #endif