platsmp.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168
  1. /*
  2. * linux/arch/arm/mach-vexpress/platsmp.c
  3. *
  4. * Copyright (C) 2002 ARM Ltd.
  5. * All Rights Reserved
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/errno.h>
  13. #include <linux/delay.h>
  14. #include <linux/device.h>
  15. #include <linux/jiffies.h>
  16. #include <linux/smp.h>
  17. #include <linux/io.h>
  18. #include <asm/cacheflush.h>
  19. #include <asm/smp_scu.h>
  20. #include <asm/unified.h>
  21. #include <mach/ct-ca9x4.h>
  22. #include <mach/motherboard.h>
  23. #define V2M_PA_CS7 0x10000000
  24. #include "core.h"
  25. extern void vexpress_secondary_startup(void);
  26. /*
  27. * control for which core is the next to come out of the secondary
  28. * boot "holding pen"
  29. */
  30. volatile int __cpuinitdata pen_release = -1;
  31. /*
  32. * Write pen_release in a way that is guaranteed to be visible to all
  33. * observers, irrespective of whether they're taking part in coherency
  34. * or not. This is necessary for the hotplug code to work reliably.
  35. */
  36. static void write_pen_release(int val)
  37. {
  38. pen_release = val;
  39. smp_wmb();
  40. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  41. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  42. }
  43. static void __iomem *scu_base_addr(void)
  44. {
  45. return MMIO_P2V(A9_MPCORE_SCU);
  46. }
  47. static DEFINE_SPINLOCK(boot_lock);
  48. void __cpuinit platform_secondary_init(unsigned int cpu)
  49. {
  50. /*
  51. * if any interrupts are already enabled for the primary
  52. * core (e.g. timer irq), then they will not have been enabled
  53. * for us: do so
  54. */
  55. gic_secondary_init(0);
  56. /*
  57. * let the primary processor know we're out of the
  58. * pen, then head off into the C entry point
  59. */
  60. write_pen_release(-1);
  61. /*
  62. * Synchronise with the boot thread.
  63. */
  64. spin_lock(&boot_lock);
  65. spin_unlock(&boot_lock);
  66. }
  67. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  68. {
  69. unsigned long timeout;
  70. /*
  71. * Set synchronisation state between this boot processor
  72. * and the secondary one
  73. */
  74. spin_lock(&boot_lock);
  75. /*
  76. * This is really belt and braces; we hold unintended secondary
  77. * CPUs in the holding pen until we're ready for them. However,
  78. * since we haven't sent them a soft interrupt, they shouldn't
  79. * be there.
  80. */
  81. write_pen_release(cpu);
  82. /*
  83. * Send the secondary CPU a soft interrupt, thereby causing
  84. * the boot monitor to read the system wide flags register,
  85. * and branch to the address found there.
  86. */
  87. smp_cross_call(cpumask_of(cpu), 1);
  88. timeout = jiffies + (1 * HZ);
  89. while (time_before(jiffies, timeout)) {
  90. smp_rmb();
  91. if (pen_release == -1)
  92. break;
  93. udelay(10);
  94. }
  95. /*
  96. * now the secondary core is starting up let it run its
  97. * calibrations, then wait for it to finish
  98. */
  99. spin_unlock(&boot_lock);
  100. return pen_release != -1 ? -ENOSYS : 0;
  101. }
  102. /*
  103. * Initialise the CPU possible map early - this describes the CPUs
  104. * which may be present or become present in the system.
  105. */
  106. void __init smp_init_cpus(void)
  107. {
  108. void __iomem *scu_base = scu_base_addr();
  109. unsigned int i, ncores;
  110. ncores = scu_base ? scu_get_core_count(scu_base) : 1;
  111. /* sanity check */
  112. if (ncores > NR_CPUS) {
  113. printk(KERN_WARNING
  114. "vexpress: no. of cores (%d) greater than configured "
  115. "maximum of %d - clipping\n",
  116. ncores, NR_CPUS);
  117. ncores = NR_CPUS;
  118. }
  119. for (i = 0; i < ncores; i++)
  120. set_cpu_possible(i, true);
  121. }
  122. void __init platform_smp_prepare_cpus(unsigned int max_cpus)
  123. {
  124. int i;
  125. /*
  126. * Initialise the present map, which describes the set of CPUs
  127. * actually populated at the present time.
  128. */
  129. for (i = 0; i < max_cpus; i++)
  130. set_cpu_present(i, true);
  131. scu_enable(scu_base_addr());
  132. /*
  133. * Write the address of secondary startup into the
  134. * system-wide flags register. The boot monitor waits
  135. * until it receives a soft interrupt, and then the
  136. * secondary CPU branches to this address.
  137. */
  138. writel(~0, MMIO_P2V(V2M_SYS_FLAGSCLR));
  139. writel(BSYM(virt_to_phys(vexpress_secondary_startup)),
  140. MMIO_P2V(V2M_SYS_FLAGSSET));
  141. }