core.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722
  1. /*
  2. *
  3. * arch/arm/mach-u300/core.c
  4. *
  5. *
  6. * Copyright (C) 2007-2010 ST-Ericsson AB
  7. * License terms: GNU General Public License (GPL) version 2
  8. * Core platform support, IRQ handling and device definitions.
  9. * Author: Linus Walleij <linus.walleij@stericsson.com>
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/bitops.h>
  16. #include <linux/device.h>
  17. #include <linux/mm.h>
  18. #include <linux/termios.h>
  19. #include <linux/amba/bus.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/gpio.h>
  22. #include <linux/clk.h>
  23. #include <linux/err.h>
  24. #include <linux/mtd/nand.h>
  25. #include <linux/mtd/fsmc.h>
  26. #include <asm/types.h>
  27. #include <asm/setup.h>
  28. #include <asm/memory.h>
  29. #include <asm/hardware/vic.h>
  30. #include <asm/mach/map.h>
  31. #include <asm/mach/irq.h>
  32. #include <mach/coh901318.h>
  33. #include <mach/hardware.h>
  34. #include <mach/syscon.h>
  35. #include <mach/dma_channels.h>
  36. #include "clock.h"
  37. #include "mmc.h"
  38. #include "spi.h"
  39. #include "i2c.h"
  40. /*
  41. * Static I/O mappings that are needed for booting the U300 platforms. The
  42. * only things we need are the areas where we find the timer, syscon and
  43. * intcon, since the remaining device drivers will map their own memory
  44. * physical to virtual as the need arise.
  45. */
  46. static struct map_desc u300_io_desc[] __initdata = {
  47. {
  48. .virtual = U300_SLOW_PER_VIRT_BASE,
  49. .pfn = __phys_to_pfn(U300_SLOW_PER_PHYS_BASE),
  50. .length = SZ_64K,
  51. .type = MT_DEVICE,
  52. },
  53. {
  54. .virtual = U300_AHB_PER_VIRT_BASE,
  55. .pfn = __phys_to_pfn(U300_AHB_PER_PHYS_BASE),
  56. .length = SZ_32K,
  57. .type = MT_DEVICE,
  58. },
  59. {
  60. .virtual = U300_FAST_PER_VIRT_BASE,
  61. .pfn = __phys_to_pfn(U300_FAST_PER_PHYS_BASE),
  62. .length = SZ_32K,
  63. .type = MT_DEVICE,
  64. },
  65. {
  66. .virtual = 0xffff2000, /* TCM memory */
  67. .pfn = __phys_to_pfn(0xffff2000),
  68. .length = SZ_16K,
  69. .type = MT_DEVICE,
  70. },
  71. /*
  72. * This overlaps with the IRQ vectors etc at 0xffff0000, so these
  73. * may have to be moved to 0x00000000 in order to use the ROM.
  74. */
  75. /*
  76. {
  77. .virtual = U300_BOOTROM_VIRT_BASE,
  78. .pfn = __phys_to_pfn(U300_BOOTROM_PHYS_BASE),
  79. .length = SZ_64K,
  80. .type = MT_ROM,
  81. },
  82. */
  83. };
  84. void __init u300_map_io(void)
  85. {
  86. iotable_init(u300_io_desc, ARRAY_SIZE(u300_io_desc));
  87. }
  88. /*
  89. * Declaration of devices found on the U300 board and
  90. * their respective memory locations.
  91. */
  92. static struct amba_device uart0_device = {
  93. .dev = {
  94. .init_name = "uart0", /* Slow device at 0x3000 offset */
  95. .platform_data = NULL,
  96. },
  97. .res = {
  98. .start = U300_UART0_BASE,
  99. .end = U300_UART0_BASE + SZ_4K - 1,
  100. .flags = IORESOURCE_MEM,
  101. },
  102. .irq = { IRQ_U300_UART0, NO_IRQ },
  103. };
  104. /* The U335 have an additional UART1 on the APP CPU */
  105. #ifdef CONFIG_MACH_U300_BS335
  106. static struct amba_device uart1_device = {
  107. .dev = {
  108. .init_name = "uart1", /* Fast device at 0x7000 offset */
  109. .platform_data = NULL,
  110. },
  111. .res = {
  112. .start = U300_UART1_BASE,
  113. .end = U300_UART1_BASE + SZ_4K - 1,
  114. .flags = IORESOURCE_MEM,
  115. },
  116. .irq = { IRQ_U300_UART1, NO_IRQ },
  117. };
  118. #endif
  119. static struct amba_device pl172_device = {
  120. .dev = {
  121. .init_name = "pl172", /* AHB device at 0x4000 offset */
  122. .platform_data = NULL,
  123. },
  124. .res = {
  125. .start = U300_EMIF_CFG_BASE,
  126. .end = U300_EMIF_CFG_BASE + SZ_4K - 1,
  127. .flags = IORESOURCE_MEM,
  128. },
  129. };
  130. /*
  131. * Everything within this next ifdef deals with external devices connected to
  132. * the APP SPI bus.
  133. */
  134. static struct amba_device pl022_device = {
  135. .dev = {
  136. .coherent_dma_mask = ~0,
  137. .init_name = "pl022", /* Fast device at 0x6000 offset */
  138. },
  139. .res = {
  140. .start = U300_SPI_BASE,
  141. .end = U300_SPI_BASE + SZ_4K - 1,
  142. .flags = IORESOURCE_MEM,
  143. },
  144. .irq = {IRQ_U300_SPI, NO_IRQ },
  145. /*
  146. * This device has a DMA channel but the Linux driver does not use
  147. * it currently.
  148. */
  149. };
  150. static struct amba_device mmcsd_device = {
  151. .dev = {
  152. .init_name = "mmci", /* Fast device at 0x1000 offset */
  153. .platform_data = NULL, /* Added later */
  154. },
  155. .res = {
  156. .start = U300_MMCSD_BASE,
  157. .end = U300_MMCSD_BASE + SZ_4K - 1,
  158. .flags = IORESOURCE_MEM,
  159. },
  160. .irq = {IRQ_U300_MMCSD_MCIINTR0, IRQ_U300_MMCSD_MCIINTR1 },
  161. /*
  162. * This device has a DMA channel but the Linux driver does not use
  163. * it currently.
  164. */
  165. };
  166. /*
  167. * The order of device declaration may be important, since some devices
  168. * have dependencies on other devices being initialized first.
  169. */
  170. static struct amba_device *amba_devs[] __initdata = {
  171. &uart0_device,
  172. #ifdef CONFIG_MACH_U300_BS335
  173. &uart1_device,
  174. #endif
  175. &pl022_device,
  176. &pl172_device,
  177. &mmcsd_device,
  178. };
  179. /* Here follows a list of all hw resources that the platform devices
  180. * allocate. Note, clock dependencies are not included
  181. */
  182. static struct resource gpio_resources[] = {
  183. {
  184. .start = U300_GPIO_BASE,
  185. .end = (U300_GPIO_BASE + SZ_4K - 1),
  186. .flags = IORESOURCE_MEM,
  187. },
  188. {
  189. .name = "gpio0",
  190. .start = IRQ_U300_GPIO_PORT0,
  191. .end = IRQ_U300_GPIO_PORT0,
  192. .flags = IORESOURCE_IRQ,
  193. },
  194. {
  195. .name = "gpio1",
  196. .start = IRQ_U300_GPIO_PORT1,
  197. .end = IRQ_U300_GPIO_PORT1,
  198. .flags = IORESOURCE_IRQ,
  199. },
  200. {
  201. .name = "gpio2",
  202. .start = IRQ_U300_GPIO_PORT2,
  203. .end = IRQ_U300_GPIO_PORT2,
  204. .flags = IORESOURCE_IRQ,
  205. },
  206. #ifdef U300_COH901571_3
  207. {
  208. .name = "gpio3",
  209. .start = IRQ_U300_GPIO_PORT3,
  210. .end = IRQ_U300_GPIO_PORT3,
  211. .flags = IORESOURCE_IRQ,
  212. },
  213. {
  214. .name = "gpio4",
  215. .start = IRQ_U300_GPIO_PORT4,
  216. .end = IRQ_U300_GPIO_PORT4,
  217. .flags = IORESOURCE_IRQ,
  218. },
  219. #ifdef CONFIG_MACH_U300_BS335
  220. {
  221. .name = "gpio5",
  222. .start = IRQ_U300_GPIO_PORT5,
  223. .end = IRQ_U300_GPIO_PORT5,
  224. .flags = IORESOURCE_IRQ,
  225. },
  226. {
  227. .name = "gpio6",
  228. .start = IRQ_U300_GPIO_PORT6,
  229. .end = IRQ_U300_GPIO_PORT6,
  230. .flags = IORESOURCE_IRQ,
  231. },
  232. #endif /* CONFIG_MACH_U300_BS335 */
  233. #endif /* U300_COH901571_3 */
  234. };
  235. static struct resource keypad_resources[] = {
  236. {
  237. .start = U300_KEYPAD_BASE,
  238. .end = U300_KEYPAD_BASE + SZ_4K - 1,
  239. .flags = IORESOURCE_MEM,
  240. },
  241. {
  242. .name = "coh901461-press",
  243. .start = IRQ_U300_KEYPAD_KEYBF,
  244. .end = IRQ_U300_KEYPAD_KEYBF,
  245. .flags = IORESOURCE_IRQ,
  246. },
  247. {
  248. .name = "coh901461-release",
  249. .start = IRQ_U300_KEYPAD_KEYBR,
  250. .end = IRQ_U300_KEYPAD_KEYBR,
  251. .flags = IORESOURCE_IRQ,
  252. },
  253. };
  254. static struct resource rtc_resources[] = {
  255. {
  256. .start = U300_RTC_BASE,
  257. .end = U300_RTC_BASE + SZ_4K - 1,
  258. .flags = IORESOURCE_MEM,
  259. },
  260. {
  261. .start = IRQ_U300_RTC,
  262. .end = IRQ_U300_RTC,
  263. .flags = IORESOURCE_IRQ,
  264. },
  265. };
  266. /*
  267. * Fsmc does have IRQs: #43 and #44 (NFIF and NFIF2)
  268. * but these are not yet used by the driver.
  269. */
  270. static struct resource fsmc_resources[] = {
  271. {
  272. .name = "nand_data",
  273. .start = U300_NAND_CS0_PHYS_BASE,
  274. .end = U300_NAND_CS0_PHYS_BASE + SZ_16K - 1,
  275. .flags = IORESOURCE_MEM,
  276. },
  277. {
  278. .name = "fsmc_regs",
  279. .start = U300_NAND_IF_PHYS_BASE,
  280. .end = U300_NAND_IF_PHYS_BASE + SZ_4K - 1,
  281. .flags = IORESOURCE_MEM,
  282. },
  283. };
  284. static struct resource i2c0_resources[] = {
  285. {
  286. .start = U300_I2C0_BASE,
  287. .end = U300_I2C0_BASE + SZ_4K - 1,
  288. .flags = IORESOURCE_MEM,
  289. },
  290. {
  291. .start = IRQ_U300_I2C0,
  292. .end = IRQ_U300_I2C0,
  293. .flags = IORESOURCE_IRQ,
  294. },
  295. };
  296. static struct resource i2c1_resources[] = {
  297. {
  298. .start = U300_I2C1_BASE,
  299. .end = U300_I2C1_BASE + SZ_4K - 1,
  300. .flags = IORESOURCE_MEM,
  301. },
  302. {
  303. .start = IRQ_U300_I2C1,
  304. .end = IRQ_U300_I2C1,
  305. .flags = IORESOURCE_IRQ,
  306. },
  307. };
  308. static struct resource wdog_resources[] = {
  309. {
  310. .start = U300_WDOG_BASE,
  311. .end = U300_WDOG_BASE + SZ_4K - 1,
  312. .flags = IORESOURCE_MEM,
  313. },
  314. {
  315. .start = IRQ_U300_WDOG,
  316. .end = IRQ_U300_WDOG,
  317. .flags = IORESOURCE_IRQ,
  318. }
  319. };
  320. /* TODO: These should be protected by suitable #ifdef's */
  321. static struct resource ave_resources[] = {
  322. {
  323. .name = "AVE3e I/O Area",
  324. .start = U300_VIDEOENC_BASE,
  325. .end = U300_VIDEOENC_BASE + SZ_512K - 1,
  326. .flags = IORESOURCE_MEM,
  327. },
  328. {
  329. .name = "AVE3e IRQ0",
  330. .start = IRQ_U300_VIDEO_ENC_0,
  331. .end = IRQ_U300_VIDEO_ENC_0,
  332. .flags = IORESOURCE_IRQ,
  333. },
  334. {
  335. .name = "AVE3e IRQ1",
  336. .start = IRQ_U300_VIDEO_ENC_1,
  337. .end = IRQ_U300_VIDEO_ENC_1,
  338. .flags = IORESOURCE_IRQ,
  339. },
  340. {
  341. .name = "AVE3e Physmem Area",
  342. .start = 0, /* 0 will be remapped to reserved memory */
  343. .end = SZ_1M - 1,
  344. .flags = IORESOURCE_MEM,
  345. },
  346. /*
  347. * The AVE3e requires two regions of 256MB that it considers
  348. * "invisible". The hardware will not be able to access these
  349. * addresses, so they should never point to system RAM.
  350. */
  351. {
  352. .name = "AVE3e Reserved 0",
  353. .start = 0xd0000000,
  354. .end = 0xd0000000 + SZ_256M - 1,
  355. .flags = IORESOURCE_MEM,
  356. },
  357. {
  358. .name = "AVE3e Reserved 1",
  359. .start = 0xe0000000,
  360. .end = 0xe0000000 + SZ_256M - 1,
  361. .flags = IORESOURCE_MEM,
  362. },
  363. };
  364. static struct resource dma_resource[] = {
  365. {
  366. .start = U300_DMAC_BASE,
  367. .end = U300_DMAC_BASE + PAGE_SIZE - 1,
  368. .flags = IORESOURCE_MEM,
  369. },
  370. {
  371. .start = IRQ_U300_DMA,
  372. .end = IRQ_U300_DMA,
  373. .flags = IORESOURCE_IRQ,
  374. }
  375. };
  376. #ifdef CONFIG_MACH_U300_BS335
  377. /* points out all dma slave channels.
  378. * Syntax is [A1, B1, A2, B2, .... ,-1,-1]
  379. * Select all channels from A to B, end of list is marked with -1,-1
  380. */
  381. static int dma_slave_channels[] = {
  382. U300_DMA_MSL_TX_0, U300_DMA_SPI_RX,
  383. U300_DMA_UART1_TX, U300_DMA_UART1_RX, -1, -1};
  384. /* points out all dma memcpy channels. */
  385. static int dma_memcpy_channels[] = {
  386. U300_DMA_GENERAL_PURPOSE_0, U300_DMA_GENERAL_PURPOSE_8, -1, -1};
  387. #else /* CONFIG_MACH_U300_BS335 */
  388. static int dma_slave_channels[] = {U300_DMA_MSL_TX_0, U300_DMA_SPI_RX, -1, -1};
  389. static int dma_memcpy_channels[] = {
  390. U300_DMA_GENERAL_PURPOSE_0, U300_DMA_GENERAL_PURPOSE_10, -1, -1};
  391. #endif
  392. /** register dma for memory access
  393. *
  394. * active 1 means dma intends to access memory
  395. * 0 means dma wont access memory
  396. */
  397. static void coh901318_access_memory_state(struct device *dev, bool active)
  398. {
  399. }
  400. #define flags_memcpy_config (COH901318_CX_CFG_CH_DISABLE | \
  401. COH901318_CX_CFG_RM_MEMORY_TO_MEMORY | \
  402. COH901318_CX_CFG_LCR_DISABLE | \
  403. COH901318_CX_CFG_TC_IRQ_ENABLE | \
  404. COH901318_CX_CFG_BE_IRQ_ENABLE)
  405. #define flags_memcpy_lli_chained (COH901318_CX_CTRL_TC_ENABLE | \
  406. COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
  407. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
  408. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
  409. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
  410. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
  411. COH901318_CX_CTRL_MASTER_MODE_M1RW | \
  412. COH901318_CX_CTRL_TCP_DISABLE | \
  413. COH901318_CX_CTRL_TC_IRQ_DISABLE | \
  414. COH901318_CX_CTRL_HSP_DISABLE | \
  415. COH901318_CX_CTRL_HSS_DISABLE | \
  416. COH901318_CX_CTRL_DDMA_LEGACY | \
  417. COH901318_CX_CTRL_PRDD_SOURCE)
  418. #define flags_memcpy_lli (COH901318_CX_CTRL_TC_ENABLE | \
  419. COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
  420. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
  421. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
  422. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
  423. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
  424. COH901318_CX_CTRL_MASTER_MODE_M1RW | \
  425. COH901318_CX_CTRL_TCP_DISABLE | \
  426. COH901318_CX_CTRL_TC_IRQ_DISABLE | \
  427. COH901318_CX_CTRL_HSP_DISABLE | \
  428. COH901318_CX_CTRL_HSS_DISABLE | \
  429. COH901318_CX_CTRL_DDMA_LEGACY | \
  430. COH901318_CX_CTRL_PRDD_SOURCE)
  431. #define flags_memcpy_lli_last (COH901318_CX_CTRL_TC_ENABLE | \
  432. COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
  433. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
  434. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
  435. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
  436. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
  437. COH901318_CX_CTRL_MASTER_MODE_M1RW | \
  438. COH901318_CX_CTRL_TCP_DISABLE | \
  439. COH901318_CX_CTRL_TC_IRQ_ENABLE | \
  440. COH901318_CX_CTRL_HSP_DISABLE | \
  441. COH901318_CX_CTRL_HSS_DISABLE | \
  442. COH901318_CX_CTRL_DDMA_LEGACY | \
  443. COH901318_CX_CTRL_PRDD_SOURCE)
  444. const struct coh_dma_channel chan_config[U300_DMA_CHANNELS] = {
  445. {
  446. .number = U300_DMA_MSL_TX_0,
  447. .name = "MSL TX 0",
  448. .priority_high = 0,
  449. .dev_addr = U300_MSL_BASE + 0 * 0x40 + 0x20,
  450. },
  451. {
  452. .number = U300_DMA_MSL_TX_1,
  453. .name = "MSL TX 1",
  454. .priority_high = 0,
  455. .dev_addr = U300_MSL_BASE + 1 * 0x40 + 0x20,
  456. .param.config = COH901318_CX_CFG_CH_DISABLE |
  457. COH901318_CX_CFG_LCR_DISABLE |
  458. COH901318_CX_CFG_TC_IRQ_ENABLE |
  459. COH901318_CX_CFG_BE_IRQ_ENABLE,
  460. .param.ctrl_lli_chained = 0 |
  461. COH901318_CX_CTRL_TC_ENABLE |
  462. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  463. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  464. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  465. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  466. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  467. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  468. COH901318_CX_CTRL_TCP_DISABLE |
  469. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  470. COH901318_CX_CTRL_HSP_ENABLE |
  471. COH901318_CX_CTRL_HSS_DISABLE |
  472. COH901318_CX_CTRL_DDMA_LEGACY |
  473. COH901318_CX_CTRL_PRDD_SOURCE,
  474. .param.ctrl_lli = 0 |
  475. COH901318_CX_CTRL_TC_ENABLE |
  476. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  477. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  478. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  479. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  480. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  481. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  482. COH901318_CX_CTRL_TCP_ENABLE |
  483. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  484. COH901318_CX_CTRL_HSP_ENABLE |
  485. COH901318_CX_CTRL_HSS_DISABLE |
  486. COH901318_CX_CTRL_DDMA_LEGACY |
  487. COH901318_CX_CTRL_PRDD_SOURCE,
  488. .param.ctrl_lli_last = 0 |
  489. COH901318_CX_CTRL_TC_ENABLE |
  490. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  491. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  492. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  493. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  494. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  495. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  496. COH901318_CX_CTRL_TCP_ENABLE |
  497. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  498. COH901318_CX_CTRL_HSP_ENABLE |
  499. COH901318_CX_CTRL_HSS_DISABLE |
  500. COH901318_CX_CTRL_DDMA_LEGACY |
  501. COH901318_CX_CTRL_PRDD_SOURCE,
  502. },
  503. {
  504. .number = U300_DMA_MSL_TX_2,
  505. .name = "MSL TX 2",
  506. .priority_high = 0,
  507. .dev_addr = U300_MSL_BASE + 2 * 0x40 + 0x20,
  508. .param.config = COH901318_CX_CFG_CH_DISABLE |
  509. COH901318_CX_CFG_LCR_DISABLE |
  510. COH901318_CX_CFG_TC_IRQ_ENABLE |
  511. COH901318_CX_CFG_BE_IRQ_ENABLE,
  512. .param.ctrl_lli_chained = 0 |
  513. COH901318_CX_CTRL_TC_ENABLE |
  514. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  515. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  516. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  517. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  518. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  519. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  520. COH901318_CX_CTRL_TCP_DISABLE |
  521. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  522. COH901318_CX_CTRL_HSP_ENABLE |
  523. COH901318_CX_CTRL_HSS_DISABLE |
  524. COH901318_CX_CTRL_DDMA_LEGACY |
  525. COH901318_CX_CTRL_PRDD_SOURCE,
  526. .param.ctrl_lli = 0 |
  527. COH901318_CX_CTRL_TC_ENABLE |
  528. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  529. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  530. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  531. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  532. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  533. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  534. COH901318_CX_CTRL_TCP_ENABLE |
  535. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  536. COH901318_CX_CTRL_HSP_ENABLE |
  537. COH901318_CX_CTRL_HSS_DISABLE |
  538. COH901318_CX_CTRL_DDMA_LEGACY |
  539. COH901318_CX_CTRL_PRDD_SOURCE,
  540. .param.ctrl_lli_last = 0 |
  541. COH901318_CX_CTRL_TC_ENABLE |
  542. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  543. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  544. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  545. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  546. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  547. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  548. COH901318_CX_CTRL_TCP_ENABLE |
  549. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  550. COH901318_CX_CTRL_HSP_ENABLE |
  551. COH901318_CX_CTRL_HSS_DISABLE |
  552. COH901318_CX_CTRL_DDMA_LEGACY |
  553. COH901318_CX_CTRL_PRDD_SOURCE,
  554. .desc_nbr_max = 10,
  555. },
  556. {
  557. .number = U300_DMA_MSL_TX_3,
  558. .name = "MSL TX 3",
  559. .priority_high = 0,
  560. .dev_addr = U300_MSL_BASE + 3 * 0x40 + 0x20,
  561. .param.config = COH901318_CX_CFG_CH_DISABLE |
  562. COH901318_CX_CFG_LCR_DISABLE |
  563. COH901318_CX_CFG_TC_IRQ_ENABLE |
  564. COH901318_CX_CFG_BE_IRQ_ENABLE,
  565. .param.ctrl_lli_chained = 0 |
  566. COH901318_CX_CTRL_TC_ENABLE |
  567. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  568. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  569. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  570. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  571. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  572. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  573. COH901318_CX_CTRL_TCP_DISABLE |
  574. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  575. COH901318_CX_CTRL_HSP_ENABLE |
  576. COH901318_CX_CTRL_HSS_DISABLE |
  577. COH901318_CX_CTRL_DDMA_LEGACY |
  578. COH901318_CX_CTRL_PRDD_SOURCE,
  579. .param.ctrl_lli = 0 |
  580. COH901318_CX_CTRL_TC_ENABLE |
  581. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  582. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  583. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  584. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  585. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  586. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  587. COH901318_CX_CTRL_TCP_ENABLE |
  588. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  589. COH901318_CX_CTRL_HSP_ENABLE |
  590. COH901318_CX_CTRL_HSS_DISABLE |
  591. COH901318_CX_CTRL_DDMA_LEGACY |
  592. COH901318_CX_CTRL_PRDD_SOURCE,
  593. .param.ctrl_lli_last = 0 |
  594. COH901318_CX_CTRL_TC_ENABLE |
  595. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  596. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  597. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  598. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  599. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  600. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  601. COH901318_CX_CTRL_TCP_ENABLE |
  602. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  603. COH901318_CX_CTRL_HSP_ENABLE |
  604. COH901318_CX_CTRL_HSS_DISABLE |
  605. COH901318_CX_CTRL_DDMA_LEGACY |
  606. COH901318_CX_CTRL_PRDD_SOURCE,
  607. },
  608. {
  609. .number = U300_DMA_MSL_TX_4,
  610. .name = "MSL TX 4",
  611. .priority_high = 0,
  612. .dev_addr = U300_MSL_BASE + 4 * 0x40 + 0x20,
  613. .param.config = COH901318_CX_CFG_CH_DISABLE |
  614. COH901318_CX_CFG_LCR_DISABLE |
  615. COH901318_CX_CFG_TC_IRQ_ENABLE |
  616. COH901318_CX_CFG_BE_IRQ_ENABLE,
  617. .param.ctrl_lli_chained = 0 |
  618. COH901318_CX_CTRL_TC_ENABLE |
  619. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  620. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  621. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  622. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  623. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  624. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  625. COH901318_CX_CTRL_TCP_DISABLE |
  626. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  627. COH901318_CX_CTRL_HSP_ENABLE |
  628. COH901318_CX_CTRL_HSS_DISABLE |
  629. COH901318_CX_CTRL_DDMA_LEGACY |
  630. COH901318_CX_CTRL_PRDD_SOURCE,
  631. .param.ctrl_lli = 0 |
  632. COH901318_CX_CTRL_TC_ENABLE |
  633. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  634. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  635. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  636. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  637. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  638. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  639. COH901318_CX_CTRL_TCP_ENABLE |
  640. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  641. COH901318_CX_CTRL_HSP_ENABLE |
  642. COH901318_CX_CTRL_HSS_DISABLE |
  643. COH901318_CX_CTRL_DDMA_LEGACY |
  644. COH901318_CX_CTRL_PRDD_SOURCE,
  645. .param.ctrl_lli_last = 0 |
  646. COH901318_CX_CTRL_TC_ENABLE |
  647. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  648. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  649. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  650. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  651. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  652. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  653. COH901318_CX_CTRL_TCP_ENABLE |
  654. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  655. COH901318_CX_CTRL_HSP_ENABLE |
  656. COH901318_CX_CTRL_HSS_DISABLE |
  657. COH901318_CX_CTRL_DDMA_LEGACY |
  658. COH901318_CX_CTRL_PRDD_SOURCE,
  659. },
  660. {
  661. .number = U300_DMA_MSL_TX_5,
  662. .name = "MSL TX 5",
  663. .priority_high = 0,
  664. .dev_addr = U300_MSL_BASE + 5 * 0x40 + 0x20,
  665. },
  666. {
  667. .number = U300_DMA_MSL_TX_6,
  668. .name = "MSL TX 6",
  669. .priority_high = 0,
  670. .dev_addr = U300_MSL_BASE + 6 * 0x40 + 0x20,
  671. },
  672. {
  673. .number = U300_DMA_MSL_RX_0,
  674. .name = "MSL RX 0",
  675. .priority_high = 0,
  676. .dev_addr = U300_MSL_BASE + 0 * 0x40 + 0x220,
  677. },
  678. {
  679. .number = U300_DMA_MSL_RX_1,
  680. .name = "MSL RX 1",
  681. .priority_high = 0,
  682. .dev_addr = U300_MSL_BASE + 1 * 0x40 + 0x220,
  683. .param.config = COH901318_CX_CFG_CH_DISABLE |
  684. COH901318_CX_CFG_LCR_DISABLE |
  685. COH901318_CX_CFG_TC_IRQ_ENABLE |
  686. COH901318_CX_CFG_BE_IRQ_ENABLE,
  687. .param.ctrl_lli_chained = 0 |
  688. COH901318_CX_CTRL_TC_ENABLE |
  689. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  690. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  691. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  692. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  693. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  694. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  695. COH901318_CX_CTRL_TCP_DISABLE |
  696. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  697. COH901318_CX_CTRL_HSP_ENABLE |
  698. COH901318_CX_CTRL_HSS_DISABLE |
  699. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  700. COH901318_CX_CTRL_PRDD_DEST,
  701. .param.ctrl_lli = 0,
  702. .param.ctrl_lli_last = 0 |
  703. COH901318_CX_CTRL_TC_ENABLE |
  704. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  705. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  706. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  707. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  708. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  709. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  710. COH901318_CX_CTRL_TCP_DISABLE |
  711. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  712. COH901318_CX_CTRL_HSP_ENABLE |
  713. COH901318_CX_CTRL_HSS_DISABLE |
  714. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  715. COH901318_CX_CTRL_PRDD_DEST,
  716. },
  717. {
  718. .number = U300_DMA_MSL_RX_2,
  719. .name = "MSL RX 2",
  720. .priority_high = 0,
  721. .dev_addr = U300_MSL_BASE + 2 * 0x40 + 0x220,
  722. .param.config = COH901318_CX_CFG_CH_DISABLE |
  723. COH901318_CX_CFG_LCR_DISABLE |
  724. COH901318_CX_CFG_TC_IRQ_ENABLE |
  725. COH901318_CX_CFG_BE_IRQ_ENABLE,
  726. .param.ctrl_lli_chained = 0 |
  727. COH901318_CX_CTRL_TC_ENABLE |
  728. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  729. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  730. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  731. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  732. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  733. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  734. COH901318_CX_CTRL_TCP_DISABLE |
  735. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  736. COH901318_CX_CTRL_HSP_ENABLE |
  737. COH901318_CX_CTRL_HSS_DISABLE |
  738. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  739. COH901318_CX_CTRL_PRDD_DEST,
  740. .param.ctrl_lli = 0 |
  741. COH901318_CX_CTRL_TC_ENABLE |
  742. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  743. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  744. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  745. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  746. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  747. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  748. COH901318_CX_CTRL_TCP_DISABLE |
  749. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  750. COH901318_CX_CTRL_HSP_ENABLE |
  751. COH901318_CX_CTRL_HSS_DISABLE |
  752. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  753. COH901318_CX_CTRL_PRDD_DEST,
  754. .param.ctrl_lli_last = 0 |
  755. COH901318_CX_CTRL_TC_ENABLE |
  756. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  757. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  758. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  759. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  760. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  761. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  762. COH901318_CX_CTRL_TCP_DISABLE |
  763. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  764. COH901318_CX_CTRL_HSP_ENABLE |
  765. COH901318_CX_CTRL_HSS_DISABLE |
  766. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  767. COH901318_CX_CTRL_PRDD_DEST,
  768. },
  769. {
  770. .number = U300_DMA_MSL_RX_3,
  771. .name = "MSL RX 3",
  772. .priority_high = 0,
  773. .dev_addr = U300_MSL_BASE + 3 * 0x40 + 0x220,
  774. .param.config = COH901318_CX_CFG_CH_DISABLE |
  775. COH901318_CX_CFG_LCR_DISABLE |
  776. COH901318_CX_CFG_TC_IRQ_ENABLE |
  777. COH901318_CX_CFG_BE_IRQ_ENABLE,
  778. .param.ctrl_lli_chained = 0 |
  779. COH901318_CX_CTRL_TC_ENABLE |
  780. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  781. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  782. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  783. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  784. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  785. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  786. COH901318_CX_CTRL_TCP_DISABLE |
  787. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  788. COH901318_CX_CTRL_HSP_ENABLE |
  789. COH901318_CX_CTRL_HSS_DISABLE |
  790. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  791. COH901318_CX_CTRL_PRDD_DEST,
  792. .param.ctrl_lli = 0 |
  793. COH901318_CX_CTRL_TC_ENABLE |
  794. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  795. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  796. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  797. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  798. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  799. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  800. COH901318_CX_CTRL_TCP_DISABLE |
  801. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  802. COH901318_CX_CTRL_HSP_ENABLE |
  803. COH901318_CX_CTRL_HSS_DISABLE |
  804. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  805. COH901318_CX_CTRL_PRDD_DEST,
  806. .param.ctrl_lli_last = 0 |
  807. COH901318_CX_CTRL_TC_ENABLE |
  808. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  809. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  810. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  811. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  812. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  813. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  814. COH901318_CX_CTRL_TCP_DISABLE |
  815. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  816. COH901318_CX_CTRL_HSP_ENABLE |
  817. COH901318_CX_CTRL_HSS_DISABLE |
  818. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  819. COH901318_CX_CTRL_PRDD_DEST,
  820. },
  821. {
  822. .number = U300_DMA_MSL_RX_4,
  823. .name = "MSL RX 4",
  824. .priority_high = 0,
  825. .dev_addr = U300_MSL_BASE + 4 * 0x40 + 0x220,
  826. .param.config = COH901318_CX_CFG_CH_DISABLE |
  827. COH901318_CX_CFG_LCR_DISABLE |
  828. COH901318_CX_CFG_TC_IRQ_ENABLE |
  829. COH901318_CX_CFG_BE_IRQ_ENABLE,
  830. .param.ctrl_lli_chained = 0 |
  831. COH901318_CX_CTRL_TC_ENABLE |
  832. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  833. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  834. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  835. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  836. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  837. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  838. COH901318_CX_CTRL_TCP_DISABLE |
  839. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  840. COH901318_CX_CTRL_HSP_ENABLE |
  841. COH901318_CX_CTRL_HSS_DISABLE |
  842. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  843. COH901318_CX_CTRL_PRDD_DEST,
  844. .param.ctrl_lli = 0 |
  845. COH901318_CX_CTRL_TC_ENABLE |
  846. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  847. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  848. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  849. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  850. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  851. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  852. COH901318_CX_CTRL_TCP_DISABLE |
  853. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  854. COH901318_CX_CTRL_HSP_ENABLE |
  855. COH901318_CX_CTRL_HSS_DISABLE |
  856. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  857. COH901318_CX_CTRL_PRDD_DEST,
  858. .param.ctrl_lli_last = 0 |
  859. COH901318_CX_CTRL_TC_ENABLE |
  860. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  861. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  862. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  863. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  864. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  865. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  866. COH901318_CX_CTRL_TCP_DISABLE |
  867. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  868. COH901318_CX_CTRL_HSP_ENABLE |
  869. COH901318_CX_CTRL_HSS_DISABLE |
  870. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  871. COH901318_CX_CTRL_PRDD_DEST,
  872. },
  873. {
  874. .number = U300_DMA_MSL_RX_5,
  875. .name = "MSL RX 5",
  876. .priority_high = 0,
  877. .dev_addr = U300_MSL_BASE + 5 * 0x40 + 0x220,
  878. .param.config = COH901318_CX_CFG_CH_DISABLE |
  879. COH901318_CX_CFG_LCR_DISABLE |
  880. COH901318_CX_CFG_TC_IRQ_ENABLE |
  881. COH901318_CX_CFG_BE_IRQ_ENABLE,
  882. .param.ctrl_lli_chained = 0 |
  883. COH901318_CX_CTRL_TC_ENABLE |
  884. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  885. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  886. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  887. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  888. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  889. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  890. COH901318_CX_CTRL_TCP_DISABLE |
  891. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  892. COH901318_CX_CTRL_HSP_ENABLE |
  893. COH901318_CX_CTRL_HSS_DISABLE |
  894. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  895. COH901318_CX_CTRL_PRDD_DEST,
  896. .param.ctrl_lli = 0 |
  897. COH901318_CX_CTRL_TC_ENABLE |
  898. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  899. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  900. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  901. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  902. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  903. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  904. COH901318_CX_CTRL_TCP_DISABLE |
  905. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  906. COH901318_CX_CTRL_HSP_ENABLE |
  907. COH901318_CX_CTRL_HSS_DISABLE |
  908. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  909. COH901318_CX_CTRL_PRDD_DEST,
  910. .param.ctrl_lli_last = 0 |
  911. COH901318_CX_CTRL_TC_ENABLE |
  912. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  913. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  914. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  915. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  916. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  917. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  918. COH901318_CX_CTRL_TCP_DISABLE |
  919. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  920. COH901318_CX_CTRL_HSP_ENABLE |
  921. COH901318_CX_CTRL_HSS_DISABLE |
  922. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  923. COH901318_CX_CTRL_PRDD_DEST,
  924. },
  925. {
  926. .number = U300_DMA_MSL_RX_6,
  927. .name = "MSL RX 6",
  928. .priority_high = 0,
  929. .dev_addr = U300_MSL_BASE + 6 * 0x40 + 0x220,
  930. },
  931. {
  932. .number = U300_DMA_MMCSD_RX_TX,
  933. .name = "MMCSD RX TX",
  934. .priority_high = 0,
  935. .dev_addr = U300_MMCSD_BASE + 0x080,
  936. .param.config = COH901318_CX_CFG_CH_DISABLE |
  937. COH901318_CX_CFG_LCR_DISABLE |
  938. COH901318_CX_CFG_TC_IRQ_ENABLE |
  939. COH901318_CX_CFG_BE_IRQ_ENABLE,
  940. .param.ctrl_lli_chained = 0 |
  941. COH901318_CX_CTRL_TC_ENABLE |
  942. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  943. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  944. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  945. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  946. COH901318_CX_CTRL_TCP_ENABLE |
  947. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  948. COH901318_CX_CTRL_HSP_ENABLE |
  949. COH901318_CX_CTRL_HSS_DISABLE |
  950. COH901318_CX_CTRL_DDMA_LEGACY,
  951. .param.ctrl_lli = 0 |
  952. COH901318_CX_CTRL_TC_ENABLE |
  953. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  954. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  955. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  956. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  957. COH901318_CX_CTRL_TCP_ENABLE |
  958. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  959. COH901318_CX_CTRL_HSP_ENABLE |
  960. COH901318_CX_CTRL_HSS_DISABLE |
  961. COH901318_CX_CTRL_DDMA_LEGACY,
  962. .param.ctrl_lli_last = 0 |
  963. COH901318_CX_CTRL_TC_ENABLE |
  964. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  965. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  966. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  967. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  968. COH901318_CX_CTRL_TCP_DISABLE |
  969. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  970. COH901318_CX_CTRL_HSP_ENABLE |
  971. COH901318_CX_CTRL_HSS_DISABLE |
  972. COH901318_CX_CTRL_DDMA_LEGACY,
  973. },
  974. {
  975. .number = U300_DMA_MSPRO_TX,
  976. .name = "MSPRO TX",
  977. .priority_high = 0,
  978. },
  979. {
  980. .number = U300_DMA_MSPRO_RX,
  981. .name = "MSPRO RX",
  982. .priority_high = 0,
  983. },
  984. {
  985. .number = U300_DMA_UART0_TX,
  986. .name = "UART0 TX",
  987. .priority_high = 0,
  988. },
  989. {
  990. .number = U300_DMA_UART0_RX,
  991. .name = "UART0 RX",
  992. .priority_high = 0,
  993. },
  994. {
  995. .number = U300_DMA_APEX_TX,
  996. .name = "APEX TX",
  997. .priority_high = 0,
  998. },
  999. {
  1000. .number = U300_DMA_APEX_RX,
  1001. .name = "APEX RX",
  1002. .priority_high = 0,
  1003. },
  1004. {
  1005. .number = U300_DMA_PCM_I2S0_TX,
  1006. .name = "PCM I2S0 TX",
  1007. .priority_high = 1,
  1008. .dev_addr = U300_PCM_I2S0_BASE + 0x14,
  1009. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1010. COH901318_CX_CFG_LCR_DISABLE |
  1011. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1012. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1013. .param.ctrl_lli_chained = 0 |
  1014. COH901318_CX_CTRL_TC_ENABLE |
  1015. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1016. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1017. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1018. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1019. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1020. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1021. COH901318_CX_CTRL_TCP_DISABLE |
  1022. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1023. COH901318_CX_CTRL_HSP_ENABLE |
  1024. COH901318_CX_CTRL_HSS_DISABLE |
  1025. COH901318_CX_CTRL_DDMA_LEGACY |
  1026. COH901318_CX_CTRL_PRDD_SOURCE,
  1027. .param.ctrl_lli = 0 |
  1028. COH901318_CX_CTRL_TC_ENABLE |
  1029. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1030. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1031. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1032. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1033. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1034. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1035. COH901318_CX_CTRL_TCP_ENABLE |
  1036. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1037. COH901318_CX_CTRL_HSP_ENABLE |
  1038. COH901318_CX_CTRL_HSS_DISABLE |
  1039. COH901318_CX_CTRL_DDMA_LEGACY |
  1040. COH901318_CX_CTRL_PRDD_SOURCE,
  1041. .param.ctrl_lli_last = 0 |
  1042. COH901318_CX_CTRL_TC_ENABLE |
  1043. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1044. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1045. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1046. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1047. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1048. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1049. COH901318_CX_CTRL_TCP_ENABLE |
  1050. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1051. COH901318_CX_CTRL_HSP_ENABLE |
  1052. COH901318_CX_CTRL_HSS_DISABLE |
  1053. COH901318_CX_CTRL_DDMA_LEGACY |
  1054. COH901318_CX_CTRL_PRDD_SOURCE,
  1055. },
  1056. {
  1057. .number = U300_DMA_PCM_I2S0_RX,
  1058. .name = "PCM I2S0 RX",
  1059. .priority_high = 1,
  1060. .dev_addr = U300_PCM_I2S0_BASE + 0x10,
  1061. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1062. COH901318_CX_CFG_LCR_DISABLE |
  1063. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1064. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1065. .param.ctrl_lli_chained = 0 |
  1066. COH901318_CX_CTRL_TC_ENABLE |
  1067. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1068. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1069. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1070. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1071. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1072. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1073. COH901318_CX_CTRL_TCP_DISABLE |
  1074. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1075. COH901318_CX_CTRL_HSP_ENABLE |
  1076. COH901318_CX_CTRL_HSS_DISABLE |
  1077. COH901318_CX_CTRL_DDMA_LEGACY |
  1078. COH901318_CX_CTRL_PRDD_DEST,
  1079. .param.ctrl_lli = 0 |
  1080. COH901318_CX_CTRL_TC_ENABLE |
  1081. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1082. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1083. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1084. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1085. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1086. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1087. COH901318_CX_CTRL_TCP_ENABLE |
  1088. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1089. COH901318_CX_CTRL_HSP_ENABLE |
  1090. COH901318_CX_CTRL_HSS_DISABLE |
  1091. COH901318_CX_CTRL_DDMA_LEGACY |
  1092. COH901318_CX_CTRL_PRDD_DEST,
  1093. .param.ctrl_lli_last = 0 |
  1094. COH901318_CX_CTRL_TC_ENABLE |
  1095. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1096. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1097. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1098. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1099. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1100. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1101. COH901318_CX_CTRL_TCP_ENABLE |
  1102. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1103. COH901318_CX_CTRL_HSP_ENABLE |
  1104. COH901318_CX_CTRL_HSS_DISABLE |
  1105. COH901318_CX_CTRL_DDMA_LEGACY |
  1106. COH901318_CX_CTRL_PRDD_DEST,
  1107. },
  1108. {
  1109. .number = U300_DMA_PCM_I2S1_TX,
  1110. .name = "PCM I2S1 TX",
  1111. .priority_high = 1,
  1112. .dev_addr = U300_PCM_I2S1_BASE + 0x14,
  1113. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1114. COH901318_CX_CFG_LCR_DISABLE |
  1115. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1116. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1117. .param.ctrl_lli_chained = 0 |
  1118. COH901318_CX_CTRL_TC_ENABLE |
  1119. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1120. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1121. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1122. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1123. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1124. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1125. COH901318_CX_CTRL_TCP_DISABLE |
  1126. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1127. COH901318_CX_CTRL_HSP_ENABLE |
  1128. COH901318_CX_CTRL_HSS_DISABLE |
  1129. COH901318_CX_CTRL_DDMA_LEGACY |
  1130. COH901318_CX_CTRL_PRDD_SOURCE,
  1131. .param.ctrl_lli = 0 |
  1132. COH901318_CX_CTRL_TC_ENABLE |
  1133. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1134. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1135. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1136. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1137. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1138. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1139. COH901318_CX_CTRL_TCP_ENABLE |
  1140. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1141. COH901318_CX_CTRL_HSP_ENABLE |
  1142. COH901318_CX_CTRL_HSS_DISABLE |
  1143. COH901318_CX_CTRL_DDMA_LEGACY |
  1144. COH901318_CX_CTRL_PRDD_SOURCE,
  1145. .param.ctrl_lli_last = 0 |
  1146. COH901318_CX_CTRL_TC_ENABLE |
  1147. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1148. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1149. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1150. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1151. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1152. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1153. COH901318_CX_CTRL_TCP_ENABLE |
  1154. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1155. COH901318_CX_CTRL_HSP_ENABLE |
  1156. COH901318_CX_CTRL_HSS_DISABLE |
  1157. COH901318_CX_CTRL_DDMA_LEGACY |
  1158. COH901318_CX_CTRL_PRDD_SOURCE,
  1159. },
  1160. {
  1161. .number = U300_DMA_PCM_I2S1_RX,
  1162. .name = "PCM I2S1 RX",
  1163. .priority_high = 1,
  1164. .dev_addr = U300_PCM_I2S1_BASE + 0x10,
  1165. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1166. COH901318_CX_CFG_LCR_DISABLE |
  1167. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1168. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1169. .param.ctrl_lli_chained = 0 |
  1170. COH901318_CX_CTRL_TC_ENABLE |
  1171. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1172. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1173. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1174. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1175. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1176. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1177. COH901318_CX_CTRL_TCP_DISABLE |
  1178. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1179. COH901318_CX_CTRL_HSP_ENABLE |
  1180. COH901318_CX_CTRL_HSS_DISABLE |
  1181. COH901318_CX_CTRL_DDMA_LEGACY |
  1182. COH901318_CX_CTRL_PRDD_DEST,
  1183. .param.ctrl_lli = 0 |
  1184. COH901318_CX_CTRL_TC_ENABLE |
  1185. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1186. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1187. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1188. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1189. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1190. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1191. COH901318_CX_CTRL_TCP_ENABLE |
  1192. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1193. COH901318_CX_CTRL_HSP_ENABLE |
  1194. COH901318_CX_CTRL_HSS_DISABLE |
  1195. COH901318_CX_CTRL_DDMA_LEGACY |
  1196. COH901318_CX_CTRL_PRDD_DEST,
  1197. .param.ctrl_lli_last = 0 |
  1198. COH901318_CX_CTRL_TC_ENABLE |
  1199. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1200. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1201. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1202. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1203. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1204. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1205. COH901318_CX_CTRL_TCP_ENABLE |
  1206. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1207. COH901318_CX_CTRL_HSP_ENABLE |
  1208. COH901318_CX_CTRL_HSS_DISABLE |
  1209. COH901318_CX_CTRL_DDMA_LEGACY |
  1210. COH901318_CX_CTRL_PRDD_DEST,
  1211. },
  1212. {
  1213. .number = U300_DMA_XGAM_CDI,
  1214. .name = "XGAM CDI",
  1215. .priority_high = 0,
  1216. },
  1217. {
  1218. .number = U300_DMA_XGAM_PDI,
  1219. .name = "XGAM PDI",
  1220. .priority_high = 0,
  1221. },
  1222. {
  1223. .number = U300_DMA_SPI_TX,
  1224. .name = "SPI TX",
  1225. .priority_high = 0,
  1226. },
  1227. {
  1228. .number = U300_DMA_SPI_RX,
  1229. .name = "SPI RX",
  1230. .priority_high = 0,
  1231. },
  1232. {
  1233. .number = U300_DMA_GENERAL_PURPOSE_0,
  1234. .name = "GENERAL 00",
  1235. .priority_high = 0,
  1236. .param.config = flags_memcpy_config,
  1237. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1238. .param.ctrl_lli = flags_memcpy_lli,
  1239. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1240. },
  1241. {
  1242. .number = U300_DMA_GENERAL_PURPOSE_1,
  1243. .name = "GENERAL 01",
  1244. .priority_high = 0,
  1245. .param.config = flags_memcpy_config,
  1246. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1247. .param.ctrl_lli = flags_memcpy_lli,
  1248. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1249. },
  1250. {
  1251. .number = U300_DMA_GENERAL_PURPOSE_2,
  1252. .name = "GENERAL 02",
  1253. .priority_high = 0,
  1254. .param.config = flags_memcpy_config,
  1255. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1256. .param.ctrl_lli = flags_memcpy_lli,
  1257. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1258. },
  1259. {
  1260. .number = U300_DMA_GENERAL_PURPOSE_3,
  1261. .name = "GENERAL 03",
  1262. .priority_high = 0,
  1263. .param.config = flags_memcpy_config,
  1264. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1265. .param.ctrl_lli = flags_memcpy_lli,
  1266. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1267. },
  1268. {
  1269. .number = U300_DMA_GENERAL_PURPOSE_4,
  1270. .name = "GENERAL 04",
  1271. .priority_high = 0,
  1272. .param.config = flags_memcpy_config,
  1273. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1274. .param.ctrl_lli = flags_memcpy_lli,
  1275. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1276. },
  1277. {
  1278. .number = U300_DMA_GENERAL_PURPOSE_5,
  1279. .name = "GENERAL 05",
  1280. .priority_high = 0,
  1281. .param.config = flags_memcpy_config,
  1282. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1283. .param.ctrl_lli = flags_memcpy_lli,
  1284. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1285. },
  1286. {
  1287. .number = U300_DMA_GENERAL_PURPOSE_6,
  1288. .name = "GENERAL 06",
  1289. .priority_high = 0,
  1290. .param.config = flags_memcpy_config,
  1291. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1292. .param.ctrl_lli = flags_memcpy_lli,
  1293. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1294. },
  1295. {
  1296. .number = U300_DMA_GENERAL_PURPOSE_7,
  1297. .name = "GENERAL 07",
  1298. .priority_high = 0,
  1299. .param.config = flags_memcpy_config,
  1300. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1301. .param.ctrl_lli = flags_memcpy_lli,
  1302. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1303. },
  1304. {
  1305. .number = U300_DMA_GENERAL_PURPOSE_8,
  1306. .name = "GENERAL 08",
  1307. .priority_high = 0,
  1308. .param.config = flags_memcpy_config,
  1309. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1310. .param.ctrl_lli = flags_memcpy_lli,
  1311. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1312. },
  1313. #ifdef CONFIG_MACH_U300_BS335
  1314. {
  1315. .number = U300_DMA_UART1_TX,
  1316. .name = "UART1 TX",
  1317. .priority_high = 0,
  1318. },
  1319. {
  1320. .number = U300_DMA_UART1_RX,
  1321. .name = "UART1 RX",
  1322. .priority_high = 0,
  1323. }
  1324. #else
  1325. {
  1326. .number = U300_DMA_GENERAL_PURPOSE_9,
  1327. .name = "GENERAL 09",
  1328. .priority_high = 0,
  1329. .param.config = flags_memcpy_config,
  1330. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1331. .param.ctrl_lli = flags_memcpy_lli,
  1332. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1333. },
  1334. {
  1335. .number = U300_DMA_GENERAL_PURPOSE_10,
  1336. .name = "GENERAL 10",
  1337. .priority_high = 0,
  1338. .param.config = flags_memcpy_config,
  1339. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1340. .param.ctrl_lli = flags_memcpy_lli,
  1341. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1342. }
  1343. #endif
  1344. };
  1345. static struct coh901318_platform coh901318_platform = {
  1346. .chans_slave = dma_slave_channels,
  1347. .chans_memcpy = dma_memcpy_channels,
  1348. .access_memory_state = coh901318_access_memory_state,
  1349. .chan_conf = chan_config,
  1350. .max_channels = U300_DMA_CHANNELS,
  1351. };
  1352. static struct platform_device wdog_device = {
  1353. .name = "coh901327_wdog",
  1354. .id = -1,
  1355. .num_resources = ARRAY_SIZE(wdog_resources),
  1356. .resource = wdog_resources,
  1357. };
  1358. static struct platform_device i2c0_device = {
  1359. .name = "stu300",
  1360. .id = 0,
  1361. .num_resources = ARRAY_SIZE(i2c0_resources),
  1362. .resource = i2c0_resources,
  1363. };
  1364. static struct platform_device i2c1_device = {
  1365. .name = "stu300",
  1366. .id = 1,
  1367. .num_resources = ARRAY_SIZE(i2c1_resources),
  1368. .resource = i2c1_resources,
  1369. };
  1370. static struct platform_device gpio_device = {
  1371. .name = "u300-gpio",
  1372. .id = -1,
  1373. .num_resources = ARRAY_SIZE(gpio_resources),
  1374. .resource = gpio_resources,
  1375. };
  1376. static struct platform_device keypad_device = {
  1377. .name = "keypad",
  1378. .id = -1,
  1379. .num_resources = ARRAY_SIZE(keypad_resources),
  1380. .resource = keypad_resources,
  1381. };
  1382. static struct platform_device rtc_device = {
  1383. .name = "rtc-coh901331",
  1384. .id = -1,
  1385. .num_resources = ARRAY_SIZE(rtc_resources),
  1386. .resource = rtc_resources,
  1387. };
  1388. static struct mtd_partition u300_partitions[] = {
  1389. {
  1390. .name = "bootrecords",
  1391. .offset = 0,
  1392. .size = SZ_128K,
  1393. },
  1394. {
  1395. .name = "free",
  1396. .offset = SZ_128K,
  1397. .size = 8064 * SZ_1K,
  1398. },
  1399. {
  1400. .name = "platform",
  1401. .offset = 8192 * SZ_1K,
  1402. .size = 253952 * SZ_1K,
  1403. },
  1404. };
  1405. static struct fsmc_nand_platform_data nand_platform_data = {
  1406. .partitions = u300_partitions,
  1407. .nr_partitions = ARRAY_SIZE(u300_partitions),
  1408. .options = NAND_SKIP_BBTSCAN,
  1409. .width = FSMC_NAND_BW8,
  1410. };
  1411. static struct platform_device nand_device = {
  1412. .name = "fsmc-nand",
  1413. .id = -1,
  1414. .resource = fsmc_resources,
  1415. .num_resources = ARRAY_SIZE(fsmc_resources),
  1416. .dev = {
  1417. .platform_data = &nand_platform_data,
  1418. },
  1419. };
  1420. static struct platform_device ave_device = {
  1421. .name = "video_enc",
  1422. .id = -1,
  1423. .num_resources = ARRAY_SIZE(ave_resources),
  1424. .resource = ave_resources,
  1425. };
  1426. static struct platform_device dma_device = {
  1427. .name = "coh901318",
  1428. .id = -1,
  1429. .resource = dma_resource,
  1430. .num_resources = ARRAY_SIZE(dma_resource),
  1431. .dev = {
  1432. .platform_data = &coh901318_platform,
  1433. .coherent_dma_mask = ~0,
  1434. },
  1435. };
  1436. /*
  1437. * Notice that AMBA devices are initialized before platform devices.
  1438. *
  1439. */
  1440. static struct platform_device *platform_devs[] __initdata = {
  1441. &dma_device,
  1442. &i2c0_device,
  1443. &i2c1_device,
  1444. &keypad_device,
  1445. &rtc_device,
  1446. &gpio_device,
  1447. &nand_device,
  1448. &wdog_device,
  1449. &ave_device
  1450. };
  1451. /*
  1452. * Interrupts: the U300 platforms have two pl190 ARM PrimeCells connected
  1453. * together so some interrupts are connected to the first one and some
  1454. * to the second one.
  1455. */
  1456. void __init u300_init_irq(void)
  1457. {
  1458. u32 mask[2] = {0, 0};
  1459. struct clk *clk;
  1460. int i;
  1461. /* initialize clocking early, we want to clock the INTCON */
  1462. u300_clock_init();
  1463. /* Clock the interrupt controller */
  1464. clk = clk_get_sys("intcon", NULL);
  1465. BUG_ON(IS_ERR(clk));
  1466. clk_enable(clk);
  1467. for (i = 0; i < NR_IRQS; i++)
  1468. set_bit(i, (unsigned long *) &mask[0]);
  1469. vic_init((void __iomem *) U300_INTCON0_VBASE, 0, mask[0], mask[0]);
  1470. vic_init((void __iomem *) U300_INTCON1_VBASE, 32, mask[1], mask[1]);
  1471. }
  1472. /*
  1473. * U300 platforms peripheral handling
  1474. */
  1475. struct db_chip {
  1476. u16 chipid;
  1477. const char *name;
  1478. };
  1479. /*
  1480. * This is a list of the Digital Baseband chips used in the U300 platform.
  1481. */
  1482. static struct db_chip db_chips[] __initdata = {
  1483. {
  1484. .chipid = 0xb800,
  1485. .name = "DB3000",
  1486. },
  1487. {
  1488. .chipid = 0xc000,
  1489. .name = "DB3100",
  1490. },
  1491. {
  1492. .chipid = 0xc800,
  1493. .name = "DB3150",
  1494. },
  1495. {
  1496. .chipid = 0xd800,
  1497. .name = "DB3200",
  1498. },
  1499. {
  1500. .chipid = 0xe000,
  1501. .name = "DB3250",
  1502. },
  1503. {
  1504. .chipid = 0xe800,
  1505. .name = "DB3210",
  1506. },
  1507. {
  1508. .chipid = 0xf000,
  1509. .name = "DB3350 P1x",
  1510. },
  1511. {
  1512. .chipid = 0xf100,
  1513. .name = "DB3350 P2x",
  1514. },
  1515. {
  1516. .chipid = 0x0000, /* List terminator */
  1517. .name = NULL,
  1518. }
  1519. };
  1520. static void __init u300_init_check_chip(void)
  1521. {
  1522. u16 val;
  1523. struct db_chip *chip;
  1524. const char *chipname;
  1525. const char unknown[] = "UNKNOWN";
  1526. /* Read out and print chip ID */
  1527. val = readw(U300_SYSCON_VBASE + U300_SYSCON_CIDR);
  1528. /* This is in funky bigendian order... */
  1529. val = (val & 0xFFU) << 8 | (val >> 8);
  1530. chip = db_chips;
  1531. chipname = unknown;
  1532. for ( ; chip->chipid; chip++) {
  1533. if (chip->chipid == (val & 0xFF00U)) {
  1534. chipname = chip->name;
  1535. break;
  1536. }
  1537. }
  1538. printk(KERN_INFO "Initializing U300 system on %s baseband chip " \
  1539. "(chip ID 0x%04x)\n", chipname, val);
  1540. #ifdef CONFIG_MACH_U300_BS330
  1541. if ((val & 0xFF00U) != 0xd800) {
  1542. printk(KERN_ERR "Platform configured for BS330 " \
  1543. "with DB3200 but %s detected, expect problems!",
  1544. chipname);
  1545. }
  1546. #endif
  1547. #ifdef CONFIG_MACH_U300_BS335
  1548. if ((val & 0xFF00U) != 0xf000 && (val & 0xFF00U) != 0xf100) {
  1549. printk(KERN_ERR "Platform configured for BS365 " \
  1550. " with DB3350 but %s detected, expect problems!",
  1551. chipname);
  1552. }
  1553. #endif
  1554. #ifdef CONFIG_MACH_U300_BS365
  1555. if ((val & 0xFF00U) != 0xe800) {
  1556. printk(KERN_ERR "Platform configured for BS365 " \
  1557. "with DB3210 but %s detected, expect problems!",
  1558. chipname);
  1559. }
  1560. #endif
  1561. }
  1562. /*
  1563. * Some devices and their resources require reserved physical memory from
  1564. * the end of the available RAM. This function traverses the list of devices
  1565. * and assigns actual addresses to these.
  1566. */
  1567. static void __init u300_assign_physmem(void)
  1568. {
  1569. unsigned long curr_start = __pa(high_memory);
  1570. int i, j;
  1571. for (i = 0; i < ARRAY_SIZE(platform_devs); i++) {
  1572. for (j = 0; j < platform_devs[i]->num_resources; j++) {
  1573. struct resource *const res =
  1574. &platform_devs[i]->resource[j];
  1575. if (IORESOURCE_MEM == res->flags &&
  1576. 0 == res->start) {
  1577. res->start = curr_start;
  1578. res->end += curr_start;
  1579. curr_start += (res->end - res->start + 1);
  1580. printk(KERN_INFO "core.c: Mapping RAM " \
  1581. "%#x-%#x to device %s:%s\n",
  1582. res->start, res->end,
  1583. platform_devs[i]->name, res->name);
  1584. }
  1585. }
  1586. }
  1587. }
  1588. void __init u300_init_devices(void)
  1589. {
  1590. int i;
  1591. u16 val;
  1592. /* Check what platform we run and print some status information */
  1593. u300_init_check_chip();
  1594. /* Set system to run at PLL208, max performance, a known state. */
  1595. val = readw(U300_SYSCON_VBASE + U300_SYSCON_CCR);
  1596. val &= ~U300_SYSCON_CCR_CLKING_PERFORMANCE_MASK;
  1597. writew(val, U300_SYSCON_VBASE + U300_SYSCON_CCR);
  1598. /* Wait for the PLL208 to lock if not locked in yet */
  1599. while (!(readw(U300_SYSCON_VBASE + U300_SYSCON_CSR) &
  1600. U300_SYSCON_CSR_PLL208_LOCK_IND));
  1601. /* Initialize SPI device with some board specifics */
  1602. u300_spi_init(&pl022_device);
  1603. /* Register the AMBA devices in the AMBA bus abstraction layer */
  1604. for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
  1605. struct amba_device *d = amba_devs[i];
  1606. amba_device_register(d, &iomem_resource);
  1607. }
  1608. u300_assign_physmem();
  1609. /* Register subdevices on the I2C buses */
  1610. u300_i2c_register_board_devices();
  1611. /* Register subdevices on the SPI bus */
  1612. u300_spi_register_board_devices();
  1613. /* Register the platform devices */
  1614. platform_add_devices(platform_devs, ARRAY_SIZE(platform_devs));
  1615. #ifndef CONFIG_MACH_U300_SEMI_IS_SHARED
  1616. /*
  1617. * Enable SEMI self refresh. Self-refresh of the SDRAM is entered when
  1618. * both subsystems are requesting this mode.
  1619. * If we not share the Acc SDRAM, this is never the case. Therefore
  1620. * enable it here from the App side.
  1621. */
  1622. val = readw(U300_SYSCON_VBASE + U300_SYSCON_SMCR) |
  1623. U300_SYSCON_SMCR_SEMI_SREFREQ_ENABLE;
  1624. writew(val, U300_SYSCON_VBASE + U300_SYSCON_SMCR);
  1625. #endif /* CONFIG_MACH_U300_SEMI_IS_SHARED */
  1626. }
  1627. static int core_module_init(void)
  1628. {
  1629. /*
  1630. * This needs to be initialized later: it needs the input framework
  1631. * to be initialized first.
  1632. */
  1633. return mmc_init(&mmcsd_device);
  1634. }
  1635. module_init(core_module_init);