platsmp.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179
  1. /*
  2. * linux/arch/arm/mach-realview/platsmp.c
  3. *
  4. * Copyright (C) 2002 ARM Ltd.
  5. * All Rights Reserved
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/errno.h>
  13. #include <linux/delay.h>
  14. #include <linux/device.h>
  15. #include <linux/jiffies.h>
  16. #include <linux/smp.h>
  17. #include <linux/io.h>
  18. #include <asm/cacheflush.h>
  19. #include <mach/hardware.h>
  20. #include <asm/mach-types.h>
  21. #include <asm/unified.h>
  22. #include <mach/board-eb.h>
  23. #include <mach/board-pb11mp.h>
  24. #include <mach/board-pbx.h>
  25. #include <asm/smp_scu.h>
  26. #include "core.h"
  27. extern void realview_secondary_startup(void);
  28. /*
  29. * control for which core is the next to come out of the secondary
  30. * boot "holding pen"
  31. */
  32. volatile int __cpuinitdata pen_release = -1;
  33. /*
  34. * Write pen_release in a way that is guaranteed to be visible to all
  35. * observers, irrespective of whether they're taking part in coherency
  36. * or not. This is necessary for the hotplug code to work reliably.
  37. */
  38. static void write_pen_release(int val)
  39. {
  40. pen_release = val;
  41. smp_wmb();
  42. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  43. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  44. }
  45. static void __iomem *scu_base_addr(void)
  46. {
  47. if (machine_is_realview_eb_mp())
  48. return __io_address(REALVIEW_EB11MP_SCU_BASE);
  49. else if (machine_is_realview_pb11mp())
  50. return __io_address(REALVIEW_TC11MP_SCU_BASE);
  51. else if (machine_is_realview_pbx() &&
  52. (core_tile_pbx11mp() || core_tile_pbxa9mp()))
  53. return __io_address(REALVIEW_PBX_TILE_SCU_BASE);
  54. else
  55. return (void __iomem *)0;
  56. }
  57. static DEFINE_SPINLOCK(boot_lock);
  58. void __cpuinit platform_secondary_init(unsigned int cpu)
  59. {
  60. /*
  61. * if any interrupts are already enabled for the primary
  62. * core (e.g. timer irq), then they will not have been enabled
  63. * for us: do so
  64. */
  65. gic_secondary_init(0);
  66. /*
  67. * let the primary processor know we're out of the
  68. * pen, then head off into the C entry point
  69. */
  70. write_pen_release(-1);
  71. /*
  72. * Synchronise with the boot thread.
  73. */
  74. spin_lock(&boot_lock);
  75. spin_unlock(&boot_lock);
  76. }
  77. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  78. {
  79. unsigned long timeout;
  80. /*
  81. * set synchronisation state between this boot processor
  82. * and the secondary one
  83. */
  84. spin_lock(&boot_lock);
  85. /*
  86. * The secondary processor is waiting to be released from
  87. * the holding pen - release it, then wait for it to flag
  88. * that it has been released by resetting pen_release.
  89. *
  90. * Note that "pen_release" is the hardware CPU ID, whereas
  91. * "cpu" is Linux's internal ID.
  92. */
  93. write_pen_release(cpu);
  94. /*
  95. * Send the secondary CPU a soft interrupt, thereby causing
  96. * the boot monitor to read the system wide flags register,
  97. * and branch to the address found there.
  98. */
  99. smp_cross_call(cpumask_of(cpu), 1);
  100. timeout = jiffies + (1 * HZ);
  101. while (time_before(jiffies, timeout)) {
  102. smp_rmb();
  103. if (pen_release == -1)
  104. break;
  105. udelay(10);
  106. }
  107. /*
  108. * now the secondary core is starting up let it run its
  109. * calibrations, then wait for it to finish
  110. */
  111. spin_unlock(&boot_lock);
  112. return pen_release != -1 ? -ENOSYS : 0;
  113. }
  114. /*
  115. * Initialise the CPU possible map early - this describes the CPUs
  116. * which may be present or become present in the system.
  117. */
  118. void __init smp_init_cpus(void)
  119. {
  120. void __iomem *scu_base = scu_base_addr();
  121. unsigned int i, ncores;
  122. ncores = scu_base ? scu_get_core_count(scu_base) : 1;
  123. /* sanity check */
  124. if (ncores > NR_CPUS) {
  125. printk(KERN_WARNING
  126. "Realview: no. of cores (%d) greater than configured "
  127. "maximum of %d - clipping\n",
  128. ncores, NR_CPUS);
  129. ncores = NR_CPUS;
  130. }
  131. for (i = 0; i < ncores; i++)
  132. set_cpu_possible(i, true);
  133. }
  134. void __init platform_smp_prepare_cpus(unsigned int max_cpus)
  135. {
  136. int i;
  137. /*
  138. * Initialise the present map, which describes the set of CPUs
  139. * actually populated at the present time.
  140. */
  141. for (i = 0; i < max_cpus; i++)
  142. set_cpu_present(i, true);
  143. scu_enable(scu_base_addr());
  144. /*
  145. * Write the address of secondary startup into the
  146. * system-wide flags register. The BootMonitor waits
  147. * until it receives a soft interrupt, and then the
  148. * secondary CPU branches to this address.
  149. */
  150. __raw_writel(BSYM(virt_to_phys(realview_secondary_startup)),
  151. __io_address(REALVIEW_SYS_FLAGSSET));
  152. }