prcm.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164
  1. /*
  2. * linux/arch/arm/mach-omap2/prcm.c
  3. *
  4. * OMAP 24xx Power Reset and Clock Management (PRCM) functions
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. *
  8. * Written by Tony Lindgren <tony.lindgren@nokia.com>
  9. *
  10. * Copyright (C) 2007 Texas Instruments, Inc.
  11. * Rajendra Nayak <rnayak@ti.com>
  12. *
  13. * Some pieces of code Copyright (C) 2005 Texas Instruments, Inc.
  14. * Upgraded with OMAP4 support by Abhijit Pagare <abhijitpagare@ti.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/clk.h>
  23. #include <linux/io.h>
  24. #include <linux/delay.h>
  25. #include <plat/common.h>
  26. #include <plat/prcm.h>
  27. #include <plat/irqs.h>
  28. #include "clock.h"
  29. #include "clock2xxx.h"
  30. #include "cm2xxx_3xxx.h"
  31. #include "prm2xxx_3xxx.h"
  32. #include "prm44xx.h"
  33. #include "prminst44xx.h"
  34. #include "prm-regbits-24xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "control.h"
  37. void __iomem *prm_base;
  38. void __iomem *cm_base;
  39. void __iomem *cm2_base;
  40. #define MAX_MODULE_ENABLE_WAIT 100000
  41. u32 omap_prcm_get_reset_sources(void)
  42. {
  43. /* XXX This presumably needs modification for 34XX */
  44. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  45. return omap2_prm_read_mod_reg(WKUP_MOD, OMAP2_RM_RSTST) & 0x7f;
  46. if (cpu_is_omap44xx())
  47. return omap2_prm_read_mod_reg(WKUP_MOD, OMAP4_RM_RSTST) & 0x7f;
  48. return 0;
  49. }
  50. EXPORT_SYMBOL(omap_prcm_get_reset_sources);
  51. /* Resets clock rates and reboots the system. Only called from system.h */
  52. void omap_prcm_arch_reset(char mode, const char *cmd)
  53. {
  54. s16 prcm_offs = 0;
  55. if (cpu_is_omap24xx()) {
  56. omap2xxx_clk_prepare_for_reboot();
  57. prcm_offs = WKUP_MOD;
  58. } else if (cpu_is_omap34xx()) {
  59. prcm_offs = OMAP3430_GR_MOD;
  60. omap3_ctrl_write_boot_mode((cmd ? (u8)*cmd : 0));
  61. } else if (cpu_is_omap44xx()) {
  62. omap4_prm_global_warm_sw_reset(); /* never returns */
  63. } else {
  64. WARN_ON(1);
  65. }
  66. /*
  67. * As per Errata i520, in some cases, user will not be able to
  68. * access DDR memory after warm-reset.
  69. * This situation occurs while the warm-reset happens during a read
  70. * access to DDR memory. In that particular condition, DDR memory
  71. * does not respond to a corrupted read command due to the warm
  72. * reset occurrence but SDRC is waiting for read completion.
  73. * SDRC is not sensitive to the warm reset, but the interconnect is
  74. * reset on the fly, thus causing a misalignment between SDRC logic,
  75. * interconnect logic and DDR memory state.
  76. * WORKAROUND:
  77. * Steps to perform before a Warm reset is trigged:
  78. * 1. enable self-refresh on idle request
  79. * 2. put SDRC in idle
  80. * 3. wait until SDRC goes to idle
  81. * 4. generate SW reset (Global SW reset)
  82. *
  83. * Steps to be performed after warm reset occurs (in bootloader):
  84. * if HW warm reset is the source, apply below steps before any
  85. * accesses to SDRAM:
  86. * 1. Reset SMS and SDRC and wait till reset is complete
  87. * 2. Re-initialize SMS, SDRC and memory
  88. *
  89. * NOTE: Above work around is required only if arch reset is implemented
  90. * using Global SW reset(GLOBAL_SW_RST). DPLL3 reset does not need
  91. * the WA since it resets SDRC as well as part of cold reset.
  92. */
  93. /* XXX should be moved to some OMAP2/3 specific code */
  94. omap2_prm_set_mod_reg_bits(OMAP_RST_DPLL3_MASK, prcm_offs,
  95. OMAP2_RM_RSTCTRL);
  96. omap2_prm_read_mod_reg(prcm_offs, OMAP2_RM_RSTCTRL); /* OCP barrier */
  97. }
  98. /**
  99. * omap2_cm_wait_idlest - wait for IDLEST bit to indicate module readiness
  100. * @reg: physical address of module IDLEST register
  101. * @mask: value to mask against to determine if the module is active
  102. * @idlest: idle state indicator (0 or 1) for the clock
  103. * @name: name of the clock (for printk)
  104. *
  105. * Returns 1 if the module indicated readiness in time, or 0 if it
  106. * failed to enable in roughly MAX_MODULE_ENABLE_WAIT microseconds.
  107. *
  108. * XXX This function is deprecated. It should be removed once the
  109. * hwmod conversion is complete.
  110. */
  111. int omap2_cm_wait_idlest(void __iomem *reg, u32 mask, u8 idlest,
  112. const char *name)
  113. {
  114. int i = 0;
  115. int ena = 0;
  116. if (idlest)
  117. ena = 0;
  118. else
  119. ena = mask;
  120. /* Wait for lock */
  121. omap_test_timeout(((__raw_readl(reg) & mask) == ena),
  122. MAX_MODULE_ENABLE_WAIT, i);
  123. if (i < MAX_MODULE_ENABLE_WAIT)
  124. pr_debug("cm: Module associated with clock %s ready after %d "
  125. "loops\n", name, i);
  126. else
  127. pr_err("cm: Module associated with clock %s didn't enable in "
  128. "%d tries\n", name, MAX_MODULE_ENABLE_WAIT);
  129. return (i < MAX_MODULE_ENABLE_WAIT) ? 1 : 0;
  130. };
  131. void __init omap2_set_globals_prcm(struct omap_globals *omap2_globals)
  132. {
  133. /* Static mapping, never released */
  134. if (omap2_globals->prm) {
  135. prm_base = ioremap(omap2_globals->prm, SZ_8K);
  136. WARN_ON(!prm_base);
  137. }
  138. if (omap2_globals->cm) {
  139. cm_base = ioremap(omap2_globals->cm, SZ_8K);
  140. WARN_ON(!cm_base);
  141. }
  142. if (omap2_globals->cm2) {
  143. cm2_base = ioremap(omap2_globals->cm2, SZ_8K);
  144. WARN_ON(!cm2_base);
  145. }
  146. }