cpu.c 2.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889
  1. /*
  2. * MX3 CPU type detection
  3. *
  4. * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/io.h>
  13. #include <mach/hardware.h>
  14. #include <mach/iim.h>
  15. unsigned int mx31_cpu_rev;
  16. EXPORT_SYMBOL(mx31_cpu_rev);
  17. struct mx3_cpu_type {
  18. u8 srev;
  19. const char *name;
  20. const char *v;
  21. unsigned int rev;
  22. };
  23. static struct mx3_cpu_type mx31_cpu_type[] __initdata = {
  24. { .srev = 0x00, .name = "i.MX31(L)", .v = "1.0", .rev = IMX_CHIP_REVISION_1_0 },
  25. { .srev = 0x10, .name = "i.MX31", .v = "1.1", .rev = IMX_CHIP_REVISION_1_1 },
  26. { .srev = 0x11, .name = "i.MX31L", .v = "1.1", .rev = IMX_CHIP_REVISION_1_1 },
  27. { .srev = 0x12, .name = "i.MX31", .v = "1.15", .rev = IMX_CHIP_REVISION_1_1 },
  28. { .srev = 0x13, .name = "i.MX31L", .v = "1.15", .rev = IMX_CHIP_REVISION_1_1 },
  29. { .srev = 0x14, .name = "i.MX31", .v = "1.2", .rev = IMX_CHIP_REVISION_1_2 },
  30. { .srev = 0x15, .name = "i.MX31L", .v = "1.2", .rev = IMX_CHIP_REVISION_1_2 },
  31. { .srev = 0x28, .name = "i.MX31", .v = "2.0", .rev = IMX_CHIP_REVISION_2_0 },
  32. { .srev = 0x29, .name = "i.MX31L", .v = "2.0", .rev = IMX_CHIP_REVISION_2_0 },
  33. };
  34. void __init mx31_read_cpu_rev(void)
  35. {
  36. u32 i, srev;
  37. /* read SREV register from IIM module */
  38. srev = __raw_readl(MX31_IO_ADDRESS(MX31_IIM_BASE_ADDR + MXC_IIMSREV));
  39. for (i = 0; i < ARRAY_SIZE(mx31_cpu_type); i++)
  40. if (srev == mx31_cpu_type[i].srev) {
  41. printk(KERN_INFO
  42. "CPU identified as %s, silicon rev %s\n",
  43. mx31_cpu_type[i].name, mx31_cpu_type[i].v);
  44. mx31_cpu_rev = mx31_cpu_type[i].rev;
  45. return;
  46. }
  47. mx31_cpu_rev = IMX_CHIP_REVISION_UNKNOWN;
  48. printk(KERN_WARNING "Unknown CPU identifier. srev = %02x\n", srev);
  49. }
  50. unsigned int mx35_cpu_rev;
  51. EXPORT_SYMBOL(mx35_cpu_rev);
  52. void __init mx35_read_cpu_rev(void)
  53. {
  54. u32 rev;
  55. char *srev;
  56. rev = __raw_readl(MX35_IO_ADDRESS(MX35_IIM_BASE_ADDR + MXC_IIMSREV));
  57. switch (rev) {
  58. case 0x00:
  59. mx35_cpu_rev = IMX_CHIP_REVISION_1_0;
  60. srev = "1.0";
  61. break;
  62. case 0x10:
  63. mx35_cpu_rev = IMX_CHIP_REVISION_2_0;
  64. srev = "2.0";
  65. break;
  66. case 0x11:
  67. mx35_cpu_rev = IMX_CHIP_REVISION_2_1;
  68. srev = "2.1";
  69. break;
  70. default:
  71. mx35_cpu_rev = IMX_CHIP_REVISION_UNKNOWN;
  72. srev = "unknown";
  73. }
  74. printk(KERN_INFO "CPU identified as i.MX35, silicon rev %s\n", srev);
  75. }