mpp.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /*
  2. * arch/arm/mach-dove/mpp.c
  3. *
  4. * MPP functions for Marvell Dove SoCs
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/gpio.h>
  12. #include <linux/io.h>
  13. #include <mach/dove.h>
  14. #include "mpp.h"
  15. #define MPP_NR_REGS 4
  16. #define MPP_CTRL(i) ((i) == 3 ? \
  17. DOVE_MPP_CTRL4_VIRT_BASE : \
  18. DOVE_MPP_VIRT_BASE + (i) * 4)
  19. #define PMU_SIG_REGS 2
  20. #define PMU_SIG_CTRL(i) (DOVE_PMU_SIG_CTRL + (i) * 4)
  21. struct dove_mpp_grp {
  22. int start;
  23. int end;
  24. };
  25. static struct dove_mpp_grp dove_mpp_grp[] = {
  26. [MPP_24_39] = {
  27. .start = 24,
  28. .end = 39,
  29. },
  30. [MPP_40_45] = {
  31. .start = 40,
  32. .end = 45,
  33. },
  34. [MPP_46_51] = {
  35. .start = 40,
  36. .end = 45,
  37. },
  38. [MPP_58_61] = {
  39. .start = 58,
  40. .end = 61,
  41. },
  42. [MPP_62_63] = {
  43. .start = 62,
  44. .end = 63,
  45. },
  46. };
  47. static void dove_mpp_gpio_mode(int start, int end, int gpio_mode)
  48. {
  49. int i;
  50. for (i = start; i <= end; i++)
  51. orion_gpio_set_valid(i, gpio_mode);
  52. }
  53. static void dove_mpp_dump_regs(void)
  54. {
  55. #ifdef DEBUG
  56. int i;
  57. pr_debug("MPP_CTRL regs:");
  58. for (i = 0; i < MPP_NR_REGS; i++)
  59. printk(" %08x", readl(MPP_CTRL(i)));
  60. printk("\n");
  61. pr_debug("PMU_SIG_CTRL regs:");
  62. for (i = 0; i < PMU_SIG_REGS; i++)
  63. printk(" %08x", readl(PMU_SIG_CTRL(i)));
  64. printk("\n");
  65. pr_debug("PMU_MPP_GENERAL_CTRL: %08x\n", readl(DOVE_PMU_MPP_GENERAL_CTRL));
  66. pr_debug("MPP_GENERAL: %08x\n", readl(DOVE_MPP_GENERAL_VIRT_BASE));
  67. #endif
  68. }
  69. static void dove_mpp_cfg_nfc(int sel)
  70. {
  71. u32 mpp_gen_cfg = readl(DOVE_MPP_GENERAL_VIRT_BASE);
  72. mpp_gen_cfg &= ~0x1;
  73. mpp_gen_cfg |= sel;
  74. writel(mpp_gen_cfg, DOVE_MPP_GENERAL_VIRT_BASE);
  75. dove_mpp_gpio_mode(64, 71, GPIO_OUTPUT_OK);
  76. }
  77. static void dove_mpp_cfg_au1(int sel)
  78. {
  79. u32 mpp_ctrl4 = readl(DOVE_MPP_CTRL4_VIRT_BASE);
  80. u32 ssp_ctrl1 = readl(DOVE_SSP_CTRL_STATUS_1);
  81. u32 mpp_gen_ctrl = readl(DOVE_MPP_GENERAL_VIRT_BASE);
  82. u32 global_cfg_2 = readl(DOVE_GLOBAL_CONFIG_2);
  83. mpp_ctrl4 &= ~(DOVE_AU1_GPIO_SEL);
  84. ssp_ctrl1 &= ~(DOVE_SSP_ON_AU1);
  85. mpp_gen_ctrl &= ~(DOVE_AU1_SPDIFO_GPIO_EN);
  86. global_cfg_2 &= ~(DOVE_TWSI_OPTION3_GPIO);
  87. if (!sel || sel == 0x2)
  88. dove_mpp_gpio_mode(52, 57, 0);
  89. else
  90. dove_mpp_gpio_mode(52, 57, GPIO_OUTPUT_OK | GPIO_INPUT_OK);
  91. if (sel & 0x1) {
  92. global_cfg_2 |= DOVE_TWSI_OPTION3_GPIO;
  93. dove_mpp_gpio_mode(56, 57, 0);
  94. }
  95. if (sel & 0x2) {
  96. mpp_gen_ctrl |= DOVE_AU1_SPDIFO_GPIO_EN;
  97. dove_mpp_gpio_mode(57, 57, GPIO_OUTPUT_OK | GPIO_INPUT_OK);
  98. }
  99. if (sel & 0x4) {
  100. ssp_ctrl1 |= DOVE_SSP_ON_AU1;
  101. dove_mpp_gpio_mode(52, 55, 0);
  102. }
  103. if (sel & 0x8)
  104. mpp_ctrl4 |= DOVE_AU1_GPIO_SEL;
  105. writel(mpp_ctrl4, DOVE_MPP_CTRL4_VIRT_BASE);
  106. writel(ssp_ctrl1, DOVE_SSP_CTRL_STATUS_1);
  107. writel(mpp_gen_ctrl, DOVE_MPP_GENERAL_VIRT_BASE);
  108. writel(global_cfg_2, DOVE_GLOBAL_CONFIG_2);
  109. }
  110. static void dove_mpp_conf_grp(int num, int sel, u32 *mpp_ctrl)
  111. {
  112. int start = dove_mpp_grp[num].start;
  113. int end = dove_mpp_grp[num].end;
  114. int gpio_mode = sel ? GPIO_OUTPUT_OK | GPIO_INPUT_OK : 0;
  115. *mpp_ctrl &= ~(0x1 << num);
  116. *mpp_ctrl |= sel << num;
  117. dove_mpp_gpio_mode(start, end, gpio_mode);
  118. }
  119. void __init dove_mpp_conf(unsigned int *mpp_list)
  120. {
  121. u32 mpp_ctrl[MPP_NR_REGS];
  122. u32 pmu_mpp_ctrl = 0;
  123. u32 pmu_sig_ctrl[PMU_SIG_REGS];
  124. int i;
  125. /* Initialize gpiolib. */
  126. orion_gpio_init();
  127. for (i = 0; i < MPP_NR_REGS; i++)
  128. mpp_ctrl[i] = readl(MPP_CTRL(i));
  129. for (i = 0; i < PMU_SIG_REGS; i++)
  130. pmu_sig_ctrl[i] = readl(PMU_SIG_CTRL(i));
  131. pmu_mpp_ctrl = readl(DOVE_PMU_MPP_GENERAL_CTRL);
  132. dove_mpp_dump_regs();
  133. for ( ; *mpp_list != MPP_END; mpp_list++) {
  134. unsigned int num = MPP_NUM(*mpp_list);
  135. unsigned int sel = MPP_SEL(*mpp_list);
  136. int shift, gpio_mode;
  137. if (num > MPP_MAX) {
  138. pr_err("dove: invalid MPP number (%u)\n", num);
  139. continue;
  140. }
  141. if (*mpp_list & MPP_NFC_MASK) {
  142. dove_mpp_cfg_nfc(sel);
  143. continue;
  144. }
  145. if (*mpp_list & MPP_AU1_MASK) {
  146. dove_mpp_cfg_au1(sel);
  147. continue;
  148. }
  149. if (*mpp_list & MPP_GRP_MASK) {
  150. dove_mpp_conf_grp(num, sel, &mpp_ctrl[3]);
  151. continue;
  152. }
  153. shift = (num & 7) << 2;
  154. if (*mpp_list & MPP_PMU_MASK) {
  155. pmu_mpp_ctrl |= (0x1 << num);
  156. pmu_sig_ctrl[num / 8] &= ~(0xf << shift);
  157. pmu_sig_ctrl[num / 8] |= 0xf << shift;
  158. gpio_mode = 0;
  159. } else {
  160. mpp_ctrl[num / 8] &= ~(0xf << shift);
  161. mpp_ctrl[num / 8] |= sel << shift;
  162. gpio_mode = GPIO_OUTPUT_OK | GPIO_INPUT_OK;
  163. }
  164. orion_gpio_set_valid(num, gpio_mode);
  165. }
  166. for (i = 0; i < MPP_NR_REGS; i++)
  167. writel(mpp_ctrl[i], MPP_CTRL(i));
  168. for (i = 0; i < PMU_SIG_REGS; i++)
  169. writel(pmu_sig_ctrl[i], PMU_SIG_CTRL(i));
  170. writel(pmu_mpp_ctrl, DOVE_PMU_MPP_GENERAL_CTRL);
  171. dove_mpp_dump_regs();
  172. }