devices-tnetv107x.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * Texas Instruments TNETV107X SoC devices
  3. *
  4. * Copyright (C) 2010 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation version 2.
  9. *
  10. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  11. * kind, whether express or implied; without even the implied warranty
  12. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/clk.h>
  20. #include <linux/slab.h>
  21. #include <mach/common.h>
  22. #include <mach/irqs.h>
  23. #include <mach/edma.h>
  24. #include <mach/tnetv107x.h>
  25. #include "clock.h"
  26. /* Base addresses for on-chip devices */
  27. #define TNETV107X_TPCC_BASE 0x01c00000
  28. #define TNETV107X_TPTC0_BASE 0x01c10000
  29. #define TNETV107X_TPTC1_BASE 0x01c10400
  30. #define TNETV107X_WDOG_BASE 0x08086700
  31. #define TNETV107X_TSC_BASE 0x08088500
  32. #define TNETV107X_SDIO0_BASE 0x08088700
  33. #define TNETV107X_SDIO1_BASE 0x08088800
  34. #define TNETV107X_KEYPAD_BASE 0x08088a00
  35. #define TNETV107X_ASYNC_EMIF_CNTRL_BASE 0x08200000
  36. #define TNETV107X_ASYNC_EMIF_DATA_CE0_BASE 0x30000000
  37. #define TNETV107X_ASYNC_EMIF_DATA_CE1_BASE 0x40000000
  38. #define TNETV107X_ASYNC_EMIF_DATA_CE2_BASE 0x44000000
  39. #define TNETV107X_ASYNC_EMIF_DATA_CE3_BASE 0x48000000
  40. /* TNETV107X specific EDMA3 information */
  41. #define EDMA_TNETV107X_NUM_DMACH 64
  42. #define EDMA_TNETV107X_NUM_TCC 64
  43. #define EDMA_TNETV107X_NUM_PARAMENTRY 128
  44. #define EDMA_TNETV107X_NUM_EVQUE 2
  45. #define EDMA_TNETV107X_NUM_TC 2
  46. #define EDMA_TNETV107X_CHMAP_EXIST 0
  47. #define EDMA_TNETV107X_NUM_REGIONS 4
  48. #define TNETV107X_DMACH2EVENT_MAP0 0x3C0CE000u
  49. #define TNETV107X_DMACH2EVENT_MAP1 0x000FFFFFu
  50. #define TNETV107X_DMACH_SDIO0_RX 26
  51. #define TNETV107X_DMACH_SDIO0_TX 27
  52. #define TNETV107X_DMACH_SDIO1_RX 28
  53. #define TNETV107X_DMACH_SDIO1_TX 29
  54. static const s8 edma_tc_mapping[][2] = {
  55. /* event queue no TC no */
  56. { 0, 0 },
  57. { 1, 1 },
  58. { -1, -1 }
  59. };
  60. static const s8 edma_priority_mapping[][2] = {
  61. /* event queue no Prio */
  62. { 0, 3 },
  63. { 1, 7 },
  64. { -1, -1 }
  65. };
  66. static struct edma_soc_info edma_cc0_info = {
  67. .n_channel = EDMA_TNETV107X_NUM_DMACH,
  68. .n_region = EDMA_TNETV107X_NUM_REGIONS,
  69. .n_slot = EDMA_TNETV107X_NUM_PARAMENTRY,
  70. .n_tc = EDMA_TNETV107X_NUM_TC,
  71. .n_cc = 1,
  72. .queue_tc_mapping = edma_tc_mapping,
  73. .queue_priority_mapping = edma_priority_mapping,
  74. };
  75. static struct edma_soc_info *tnetv107x_edma_info[EDMA_MAX_CC] = {
  76. &edma_cc0_info,
  77. };
  78. static struct resource edma_resources[] = {
  79. {
  80. .name = "edma_cc0",
  81. .start = TNETV107X_TPCC_BASE,
  82. .end = TNETV107X_TPCC_BASE + SZ_32K - 1,
  83. .flags = IORESOURCE_MEM,
  84. },
  85. {
  86. .name = "edma_tc0",
  87. .start = TNETV107X_TPTC0_BASE,
  88. .end = TNETV107X_TPTC0_BASE + SZ_1K - 1,
  89. .flags = IORESOURCE_MEM,
  90. },
  91. {
  92. .name = "edma_tc1",
  93. .start = TNETV107X_TPTC1_BASE,
  94. .end = TNETV107X_TPTC1_BASE + SZ_1K - 1,
  95. .flags = IORESOURCE_MEM,
  96. },
  97. {
  98. .name = "edma0",
  99. .start = IRQ_TNETV107X_TPCC,
  100. .flags = IORESOURCE_IRQ,
  101. },
  102. {
  103. .name = "edma0_err",
  104. .start = IRQ_TNETV107X_TPCC_ERR,
  105. .flags = IORESOURCE_IRQ,
  106. },
  107. };
  108. static struct platform_device edma_device = {
  109. .name = "edma",
  110. .id = -1,
  111. .num_resources = ARRAY_SIZE(edma_resources),
  112. .resource = edma_resources,
  113. .dev.platform_data = tnetv107x_edma_info,
  114. };
  115. static struct plat_serial8250_port serial_data[] = {
  116. {
  117. .mapbase = TNETV107X_UART0_BASE,
  118. .irq = IRQ_TNETV107X_UART0,
  119. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  120. UPF_FIXED_TYPE | UPF_IOREMAP,
  121. .type = PORT_AR7,
  122. .iotype = UPIO_MEM32,
  123. .regshift = 2,
  124. },
  125. {
  126. .mapbase = TNETV107X_UART1_BASE,
  127. .irq = IRQ_TNETV107X_UART1,
  128. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  129. UPF_FIXED_TYPE | UPF_IOREMAP,
  130. .type = PORT_AR7,
  131. .iotype = UPIO_MEM32,
  132. .regshift = 2,
  133. },
  134. {
  135. .mapbase = TNETV107X_UART2_BASE,
  136. .irq = IRQ_TNETV107X_UART2,
  137. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  138. UPF_FIXED_TYPE | UPF_IOREMAP,
  139. .type = PORT_AR7,
  140. .iotype = UPIO_MEM32,
  141. .regshift = 2,
  142. },
  143. {
  144. .flags = 0,
  145. },
  146. };
  147. struct platform_device tnetv107x_serial_device = {
  148. .name = "serial8250",
  149. .id = PLAT8250_DEV_PLATFORM,
  150. .dev.platform_data = serial_data,
  151. };
  152. static struct resource mmc0_resources[] = {
  153. { /* Memory mapped registers */
  154. .start = TNETV107X_SDIO0_BASE,
  155. .end = TNETV107X_SDIO0_BASE + 0x0ff,
  156. .flags = IORESOURCE_MEM
  157. },
  158. { /* MMC interrupt */
  159. .start = IRQ_TNETV107X_MMC0,
  160. .flags = IORESOURCE_IRQ
  161. },
  162. { /* SDIO interrupt */
  163. .start = IRQ_TNETV107X_SDIO0,
  164. .flags = IORESOURCE_IRQ
  165. },
  166. { /* DMA RX */
  167. .start = EDMA_CTLR_CHAN(0, TNETV107X_DMACH_SDIO0_RX),
  168. .flags = IORESOURCE_DMA
  169. },
  170. { /* DMA TX */
  171. .start = EDMA_CTLR_CHAN(0, TNETV107X_DMACH_SDIO0_TX),
  172. .flags = IORESOURCE_DMA
  173. },
  174. };
  175. static struct resource mmc1_resources[] = {
  176. { /* Memory mapped registers */
  177. .start = TNETV107X_SDIO1_BASE,
  178. .end = TNETV107X_SDIO1_BASE + 0x0ff,
  179. .flags = IORESOURCE_MEM
  180. },
  181. { /* MMC interrupt */
  182. .start = IRQ_TNETV107X_MMC1,
  183. .flags = IORESOURCE_IRQ
  184. },
  185. { /* SDIO interrupt */
  186. .start = IRQ_TNETV107X_SDIO1,
  187. .flags = IORESOURCE_IRQ
  188. },
  189. { /* DMA RX */
  190. .start = EDMA_CTLR_CHAN(0, TNETV107X_DMACH_SDIO1_RX),
  191. .flags = IORESOURCE_DMA
  192. },
  193. { /* DMA TX */
  194. .start = EDMA_CTLR_CHAN(0, TNETV107X_DMACH_SDIO1_TX),
  195. .flags = IORESOURCE_DMA
  196. },
  197. };
  198. static u64 mmc0_dma_mask = DMA_BIT_MASK(32);
  199. static u64 mmc1_dma_mask = DMA_BIT_MASK(32);
  200. static struct platform_device mmc_devices[2] = {
  201. {
  202. .name = "davinci_mmc",
  203. .id = 0,
  204. .dev = {
  205. .dma_mask = &mmc0_dma_mask,
  206. .coherent_dma_mask = DMA_BIT_MASK(32),
  207. },
  208. .num_resources = ARRAY_SIZE(mmc0_resources),
  209. .resource = mmc0_resources
  210. },
  211. {
  212. .name = "davinci_mmc",
  213. .id = 1,
  214. .dev = {
  215. .dma_mask = &mmc1_dma_mask,
  216. .coherent_dma_mask = DMA_BIT_MASK(32),
  217. },
  218. .num_resources = ARRAY_SIZE(mmc1_resources),
  219. .resource = mmc1_resources
  220. },
  221. };
  222. static const u32 emif_windows[] = {
  223. TNETV107X_ASYNC_EMIF_DATA_CE0_BASE, TNETV107X_ASYNC_EMIF_DATA_CE1_BASE,
  224. TNETV107X_ASYNC_EMIF_DATA_CE2_BASE, TNETV107X_ASYNC_EMIF_DATA_CE3_BASE,
  225. };
  226. static const u32 emif_window_sizes[] = { SZ_256M, SZ_64M, SZ_64M, SZ_64M };
  227. static struct resource wdt_resources[] = {
  228. {
  229. .start = TNETV107X_WDOG_BASE,
  230. .end = TNETV107X_WDOG_BASE + SZ_4K - 1,
  231. .flags = IORESOURCE_MEM,
  232. },
  233. };
  234. struct platform_device tnetv107x_wdt_device = {
  235. .name = "tnetv107x_wdt",
  236. .id = 0,
  237. .num_resources = ARRAY_SIZE(wdt_resources),
  238. .resource = wdt_resources,
  239. };
  240. static int __init nand_init(int chipsel, struct davinci_nand_pdata *data)
  241. {
  242. struct resource res[2];
  243. struct platform_device *pdev;
  244. u32 range;
  245. int ret;
  246. /* Figure out the resource range from the ale/cle masks */
  247. range = max(data->mask_cle, data->mask_ale);
  248. range = PAGE_ALIGN(range + 4) - 1;
  249. if (range >= emif_window_sizes[chipsel])
  250. return -EINVAL;
  251. pdev = kzalloc(sizeof(*pdev), GFP_KERNEL);
  252. if (!pdev)
  253. return -ENOMEM;
  254. pdev->name = "davinci_nand";
  255. pdev->id = chipsel;
  256. pdev->dev.platform_data = data;
  257. memset(res, 0, sizeof(res));
  258. res[0].start = emif_windows[chipsel];
  259. res[0].end = res[0].start + range;
  260. res[0].flags = IORESOURCE_MEM;
  261. res[1].start = TNETV107X_ASYNC_EMIF_CNTRL_BASE;
  262. res[1].end = res[1].start + SZ_4K - 1;
  263. res[1].flags = IORESOURCE_MEM;
  264. ret = platform_device_add_resources(pdev, res, ARRAY_SIZE(res));
  265. if (ret < 0) {
  266. kfree(pdev);
  267. return ret;
  268. }
  269. return platform_device_register(pdev);
  270. }
  271. static struct resource keypad_resources[] = {
  272. {
  273. .start = TNETV107X_KEYPAD_BASE,
  274. .end = TNETV107X_KEYPAD_BASE + 0xff,
  275. .flags = IORESOURCE_MEM,
  276. },
  277. {
  278. .start = IRQ_TNETV107X_KEYPAD,
  279. .flags = IORESOURCE_IRQ,
  280. .name = "press",
  281. },
  282. {
  283. .start = IRQ_TNETV107X_KEYPAD_FREE,
  284. .flags = IORESOURCE_IRQ,
  285. .name = "release",
  286. },
  287. };
  288. static struct platform_device keypad_device = {
  289. .name = "tnetv107x-keypad",
  290. .num_resources = ARRAY_SIZE(keypad_resources),
  291. .resource = keypad_resources,
  292. };
  293. static struct resource tsc_resources[] = {
  294. {
  295. .start = TNETV107X_TSC_BASE,
  296. .end = TNETV107X_TSC_BASE + 0xff,
  297. .flags = IORESOURCE_MEM,
  298. },
  299. {
  300. .start = IRQ_TNETV107X_TSC,
  301. .flags = IORESOURCE_IRQ,
  302. },
  303. };
  304. static struct platform_device tsc_device = {
  305. .name = "tnetv107x-ts",
  306. .num_resources = ARRAY_SIZE(tsc_resources),
  307. .resource = tsc_resources,
  308. };
  309. void __init tnetv107x_devices_init(struct tnetv107x_device_info *info)
  310. {
  311. int i, error;
  312. struct clk *tsc_clk;
  313. /*
  314. * The reset defaults for tnetv107x tsc clock divider is set too high.
  315. * This forces the clock down to a range that allows the ADC to
  316. * complete sample conversion in time.
  317. */
  318. tsc_clk = clk_get(NULL, "sys_tsc_clk");
  319. if (tsc_clk) {
  320. error = clk_set_rate(tsc_clk, 5000000);
  321. WARN_ON(error < 0);
  322. clk_put(tsc_clk);
  323. }
  324. platform_device_register(&edma_device);
  325. platform_device_register(&tnetv107x_wdt_device);
  326. platform_device_register(&tsc_device);
  327. if (info->serial_config)
  328. davinci_serial_init(info->serial_config);
  329. for (i = 0; i < 2; i++)
  330. if (info->mmc_config[i]) {
  331. mmc_devices[i].dev.platform_data = info->mmc_config[i];
  332. platform_device_register(&mmc_devices[i]);
  333. }
  334. for (i = 0; i < 4; i++)
  335. if (info->nand_config[i])
  336. nand_init(i, info->nand_config[i]);
  337. if (info->keypad_config) {
  338. keypad_device.dev.platform_data = info->keypad_config;
  339. platform_device_register(&keypad_device);
  340. }
  341. }