perf_event.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745
  1. #undef DEBUG
  2. /*
  3. * ARM performance counter support.
  4. *
  5. * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
  6. * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
  7. *
  8. * This code is based on the sparc64 perf event code, which is in turn based
  9. * on the x86 code. Callchain code is based on the ARM OProfile backtrace
  10. * code.
  11. */
  12. #define pr_fmt(fmt) "hw perfevents: " fmt
  13. #include <linux/interrupt.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/perf_event.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/uaccess.h>
  20. #include <asm/cputype.h>
  21. #include <asm/irq.h>
  22. #include <asm/irq_regs.h>
  23. #include <asm/pmu.h>
  24. #include <asm/stacktrace.h>
  25. static struct platform_device *pmu_device;
  26. /*
  27. * Hardware lock to serialize accesses to PMU registers. Needed for the
  28. * read/modify/write sequences.
  29. */
  30. static DEFINE_RAW_SPINLOCK(pmu_lock);
  31. /*
  32. * ARMv6 supports a maximum of 3 events, starting from index 1. If we add
  33. * another platform that supports more, we need to increase this to be the
  34. * largest of all platforms.
  35. *
  36. * ARMv7 supports up to 32 events:
  37. * cycle counter CCNT + 31 events counters CNT0..30.
  38. * Cortex-A8 has 1+4 counters, Cortex-A9 has 1+6 counters.
  39. */
  40. #define ARMPMU_MAX_HWEVENTS 33
  41. /* The events for a given CPU. */
  42. struct cpu_hw_events {
  43. /*
  44. * The events that are active on the CPU for the given index. Index 0
  45. * is reserved.
  46. */
  47. struct perf_event *events[ARMPMU_MAX_HWEVENTS];
  48. /*
  49. * A 1 bit for an index indicates that the counter is being used for
  50. * an event. A 0 means that the counter can be used.
  51. */
  52. unsigned long used_mask[BITS_TO_LONGS(ARMPMU_MAX_HWEVENTS)];
  53. /*
  54. * A 1 bit for an index indicates that the counter is actively being
  55. * used.
  56. */
  57. unsigned long active_mask[BITS_TO_LONGS(ARMPMU_MAX_HWEVENTS)];
  58. };
  59. static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
  60. struct arm_pmu {
  61. enum arm_perf_pmu_ids id;
  62. const char *name;
  63. irqreturn_t (*handle_irq)(int irq_num, void *dev);
  64. void (*enable)(struct hw_perf_event *evt, int idx);
  65. void (*disable)(struct hw_perf_event *evt, int idx);
  66. int (*get_event_idx)(struct cpu_hw_events *cpuc,
  67. struct hw_perf_event *hwc);
  68. u32 (*read_counter)(int idx);
  69. void (*write_counter)(int idx, u32 val);
  70. void (*start)(void);
  71. void (*stop)(void);
  72. const unsigned (*cache_map)[PERF_COUNT_HW_CACHE_MAX]
  73. [PERF_COUNT_HW_CACHE_OP_MAX]
  74. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  75. const unsigned (*event_map)[PERF_COUNT_HW_MAX];
  76. u32 raw_event_mask;
  77. int num_events;
  78. u64 max_period;
  79. };
  80. /* Set at runtime when we know what CPU type we are. */
  81. static const struct arm_pmu *armpmu;
  82. enum arm_perf_pmu_ids
  83. armpmu_get_pmu_id(void)
  84. {
  85. int id = -ENODEV;
  86. if (armpmu != NULL)
  87. id = armpmu->id;
  88. return id;
  89. }
  90. EXPORT_SYMBOL_GPL(armpmu_get_pmu_id);
  91. int
  92. armpmu_get_max_events(void)
  93. {
  94. int max_events = 0;
  95. if (armpmu != NULL)
  96. max_events = armpmu->num_events;
  97. return max_events;
  98. }
  99. EXPORT_SYMBOL_GPL(armpmu_get_max_events);
  100. int perf_num_counters(void)
  101. {
  102. return armpmu_get_max_events();
  103. }
  104. EXPORT_SYMBOL_GPL(perf_num_counters);
  105. #define HW_OP_UNSUPPORTED 0xFFFF
  106. #define C(_x) \
  107. PERF_COUNT_HW_CACHE_##_x
  108. #define CACHE_OP_UNSUPPORTED 0xFFFF
  109. static int
  110. armpmu_map_cache_event(u64 config)
  111. {
  112. unsigned int cache_type, cache_op, cache_result, ret;
  113. cache_type = (config >> 0) & 0xff;
  114. if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
  115. return -EINVAL;
  116. cache_op = (config >> 8) & 0xff;
  117. if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
  118. return -EINVAL;
  119. cache_result = (config >> 16) & 0xff;
  120. if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
  121. return -EINVAL;
  122. ret = (int)(*armpmu->cache_map)[cache_type][cache_op][cache_result];
  123. if (ret == CACHE_OP_UNSUPPORTED)
  124. return -ENOENT;
  125. return ret;
  126. }
  127. static int
  128. armpmu_map_event(u64 config)
  129. {
  130. int mapping = (*armpmu->event_map)[config];
  131. return mapping == HW_OP_UNSUPPORTED ? -EOPNOTSUPP : mapping;
  132. }
  133. static int
  134. armpmu_map_raw_event(u64 config)
  135. {
  136. return (int)(config & armpmu->raw_event_mask);
  137. }
  138. static int
  139. armpmu_event_set_period(struct perf_event *event,
  140. struct hw_perf_event *hwc,
  141. int idx)
  142. {
  143. s64 left = local64_read(&hwc->period_left);
  144. s64 period = hwc->sample_period;
  145. int ret = 0;
  146. if (unlikely(left <= -period)) {
  147. left = period;
  148. local64_set(&hwc->period_left, left);
  149. hwc->last_period = period;
  150. ret = 1;
  151. }
  152. if (unlikely(left <= 0)) {
  153. left += period;
  154. local64_set(&hwc->period_left, left);
  155. hwc->last_period = period;
  156. ret = 1;
  157. }
  158. if (left > (s64)armpmu->max_period)
  159. left = armpmu->max_period;
  160. local64_set(&hwc->prev_count, (u64)-left);
  161. armpmu->write_counter(idx, (u64)(-left) & 0xffffffff);
  162. perf_event_update_userpage(event);
  163. return ret;
  164. }
  165. static u64
  166. armpmu_event_update(struct perf_event *event,
  167. struct hw_perf_event *hwc,
  168. int idx)
  169. {
  170. int shift = 64 - 32;
  171. s64 prev_raw_count, new_raw_count;
  172. u64 delta;
  173. again:
  174. prev_raw_count = local64_read(&hwc->prev_count);
  175. new_raw_count = armpmu->read_counter(idx);
  176. if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
  177. new_raw_count) != prev_raw_count)
  178. goto again;
  179. delta = (new_raw_count << shift) - (prev_raw_count << shift);
  180. delta >>= shift;
  181. local64_add(delta, &event->count);
  182. local64_sub(delta, &hwc->period_left);
  183. return new_raw_count;
  184. }
  185. static void
  186. armpmu_read(struct perf_event *event)
  187. {
  188. struct hw_perf_event *hwc = &event->hw;
  189. /* Don't read disabled counters! */
  190. if (hwc->idx < 0)
  191. return;
  192. armpmu_event_update(event, hwc, hwc->idx);
  193. }
  194. static void
  195. armpmu_stop(struct perf_event *event, int flags)
  196. {
  197. struct hw_perf_event *hwc = &event->hw;
  198. if (!armpmu)
  199. return;
  200. /*
  201. * ARM pmu always has to update the counter, so ignore
  202. * PERF_EF_UPDATE, see comments in armpmu_start().
  203. */
  204. if (!(hwc->state & PERF_HES_STOPPED)) {
  205. armpmu->disable(hwc, hwc->idx);
  206. barrier(); /* why? */
  207. armpmu_event_update(event, hwc, hwc->idx);
  208. hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
  209. }
  210. }
  211. static void
  212. armpmu_start(struct perf_event *event, int flags)
  213. {
  214. struct hw_perf_event *hwc = &event->hw;
  215. if (!armpmu)
  216. return;
  217. /*
  218. * ARM pmu always has to reprogram the period, so ignore
  219. * PERF_EF_RELOAD, see the comment below.
  220. */
  221. if (flags & PERF_EF_RELOAD)
  222. WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
  223. hwc->state = 0;
  224. /*
  225. * Set the period again. Some counters can't be stopped, so when we
  226. * were stopped we simply disabled the IRQ source and the counter
  227. * may have been left counting. If we don't do this step then we may
  228. * get an interrupt too soon or *way* too late if the overflow has
  229. * happened since disabling.
  230. */
  231. armpmu_event_set_period(event, hwc, hwc->idx);
  232. armpmu->enable(hwc, hwc->idx);
  233. }
  234. static void
  235. armpmu_del(struct perf_event *event, int flags)
  236. {
  237. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  238. struct hw_perf_event *hwc = &event->hw;
  239. int idx = hwc->idx;
  240. WARN_ON(idx < 0);
  241. clear_bit(idx, cpuc->active_mask);
  242. armpmu_stop(event, PERF_EF_UPDATE);
  243. cpuc->events[idx] = NULL;
  244. clear_bit(idx, cpuc->used_mask);
  245. perf_event_update_userpage(event);
  246. }
  247. static int
  248. armpmu_add(struct perf_event *event, int flags)
  249. {
  250. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  251. struct hw_perf_event *hwc = &event->hw;
  252. int idx;
  253. int err = 0;
  254. perf_pmu_disable(event->pmu);
  255. /* If we don't have a space for the counter then finish early. */
  256. idx = armpmu->get_event_idx(cpuc, hwc);
  257. if (idx < 0) {
  258. err = idx;
  259. goto out;
  260. }
  261. /*
  262. * If there is an event in the counter we are going to use then make
  263. * sure it is disabled.
  264. */
  265. event->hw.idx = idx;
  266. armpmu->disable(hwc, idx);
  267. cpuc->events[idx] = event;
  268. set_bit(idx, cpuc->active_mask);
  269. hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
  270. if (flags & PERF_EF_START)
  271. armpmu_start(event, PERF_EF_RELOAD);
  272. /* Propagate our changes to the userspace mapping. */
  273. perf_event_update_userpage(event);
  274. out:
  275. perf_pmu_enable(event->pmu);
  276. return err;
  277. }
  278. static struct pmu pmu;
  279. static int
  280. validate_event(struct cpu_hw_events *cpuc,
  281. struct perf_event *event)
  282. {
  283. struct hw_perf_event fake_event = event->hw;
  284. if (event->pmu != &pmu || event->state <= PERF_EVENT_STATE_OFF)
  285. return 1;
  286. return armpmu->get_event_idx(cpuc, &fake_event) >= 0;
  287. }
  288. static int
  289. validate_group(struct perf_event *event)
  290. {
  291. struct perf_event *sibling, *leader = event->group_leader;
  292. struct cpu_hw_events fake_pmu;
  293. memset(&fake_pmu, 0, sizeof(fake_pmu));
  294. if (!validate_event(&fake_pmu, leader))
  295. return -ENOSPC;
  296. list_for_each_entry(sibling, &leader->sibling_list, group_entry) {
  297. if (!validate_event(&fake_pmu, sibling))
  298. return -ENOSPC;
  299. }
  300. if (!validate_event(&fake_pmu, event))
  301. return -ENOSPC;
  302. return 0;
  303. }
  304. static int
  305. armpmu_reserve_hardware(void)
  306. {
  307. int i, err = -ENODEV, irq;
  308. pmu_device = reserve_pmu(ARM_PMU_DEVICE_CPU);
  309. if (IS_ERR(pmu_device)) {
  310. pr_warning("unable to reserve pmu\n");
  311. return PTR_ERR(pmu_device);
  312. }
  313. init_pmu(ARM_PMU_DEVICE_CPU);
  314. if (pmu_device->num_resources < 1) {
  315. pr_err("no irqs for PMUs defined\n");
  316. return -ENODEV;
  317. }
  318. for (i = 0; i < pmu_device->num_resources; ++i) {
  319. irq = platform_get_irq(pmu_device, i);
  320. if (irq < 0)
  321. continue;
  322. err = request_irq(irq, armpmu->handle_irq,
  323. IRQF_DISABLED | IRQF_NOBALANCING,
  324. "armpmu", NULL);
  325. if (err) {
  326. pr_warning("unable to request IRQ%d for ARM perf "
  327. "counters\n", irq);
  328. break;
  329. }
  330. }
  331. if (err) {
  332. for (i = i - 1; i >= 0; --i) {
  333. irq = platform_get_irq(pmu_device, i);
  334. if (irq >= 0)
  335. free_irq(irq, NULL);
  336. }
  337. release_pmu(pmu_device);
  338. pmu_device = NULL;
  339. }
  340. return err;
  341. }
  342. static void
  343. armpmu_release_hardware(void)
  344. {
  345. int i, irq;
  346. for (i = pmu_device->num_resources - 1; i >= 0; --i) {
  347. irq = platform_get_irq(pmu_device, i);
  348. if (irq >= 0)
  349. free_irq(irq, NULL);
  350. }
  351. armpmu->stop();
  352. release_pmu(pmu_device);
  353. pmu_device = NULL;
  354. }
  355. static atomic_t active_events = ATOMIC_INIT(0);
  356. static DEFINE_MUTEX(pmu_reserve_mutex);
  357. static void
  358. hw_perf_event_destroy(struct perf_event *event)
  359. {
  360. if (atomic_dec_and_mutex_lock(&active_events, &pmu_reserve_mutex)) {
  361. armpmu_release_hardware();
  362. mutex_unlock(&pmu_reserve_mutex);
  363. }
  364. }
  365. static int
  366. __hw_perf_event_init(struct perf_event *event)
  367. {
  368. struct hw_perf_event *hwc = &event->hw;
  369. int mapping, err;
  370. /* Decode the generic type into an ARM event identifier. */
  371. if (PERF_TYPE_HARDWARE == event->attr.type) {
  372. mapping = armpmu_map_event(event->attr.config);
  373. } else if (PERF_TYPE_HW_CACHE == event->attr.type) {
  374. mapping = armpmu_map_cache_event(event->attr.config);
  375. } else if (PERF_TYPE_RAW == event->attr.type) {
  376. mapping = armpmu_map_raw_event(event->attr.config);
  377. } else {
  378. pr_debug("event type %x not supported\n", event->attr.type);
  379. return -EOPNOTSUPP;
  380. }
  381. if (mapping < 0) {
  382. pr_debug("event %x:%llx not supported\n", event->attr.type,
  383. event->attr.config);
  384. return mapping;
  385. }
  386. /*
  387. * Check whether we need to exclude the counter from certain modes.
  388. * The ARM performance counters are on all of the time so if someone
  389. * has asked us for some excludes then we have to fail.
  390. */
  391. if (event->attr.exclude_kernel || event->attr.exclude_user ||
  392. event->attr.exclude_hv || event->attr.exclude_idle) {
  393. pr_debug("ARM performance counters do not support "
  394. "mode exclusion\n");
  395. return -EPERM;
  396. }
  397. /*
  398. * We don't assign an index until we actually place the event onto
  399. * hardware. Use -1 to signify that we haven't decided where to put it
  400. * yet. For SMP systems, each core has it's own PMU so we can't do any
  401. * clever allocation or constraints checking at this point.
  402. */
  403. hwc->idx = -1;
  404. /*
  405. * Store the event encoding into the config_base field. config and
  406. * event_base are unused as the only 2 things we need to know are
  407. * the event mapping and the counter to use. The counter to use is
  408. * also the indx and the config_base is the event type.
  409. */
  410. hwc->config_base = (unsigned long)mapping;
  411. hwc->config = 0;
  412. hwc->event_base = 0;
  413. if (!hwc->sample_period) {
  414. hwc->sample_period = armpmu->max_period;
  415. hwc->last_period = hwc->sample_period;
  416. local64_set(&hwc->period_left, hwc->sample_period);
  417. }
  418. err = 0;
  419. if (event->group_leader != event) {
  420. err = validate_group(event);
  421. if (err)
  422. return -EINVAL;
  423. }
  424. return err;
  425. }
  426. static int armpmu_event_init(struct perf_event *event)
  427. {
  428. int err = 0;
  429. switch (event->attr.type) {
  430. case PERF_TYPE_RAW:
  431. case PERF_TYPE_HARDWARE:
  432. case PERF_TYPE_HW_CACHE:
  433. break;
  434. default:
  435. return -ENOENT;
  436. }
  437. if (!armpmu)
  438. return -ENODEV;
  439. event->destroy = hw_perf_event_destroy;
  440. if (!atomic_inc_not_zero(&active_events)) {
  441. if (atomic_read(&active_events) > armpmu->num_events) {
  442. atomic_dec(&active_events);
  443. return -ENOSPC;
  444. }
  445. mutex_lock(&pmu_reserve_mutex);
  446. if (atomic_read(&active_events) == 0) {
  447. err = armpmu_reserve_hardware();
  448. }
  449. if (!err)
  450. atomic_inc(&active_events);
  451. mutex_unlock(&pmu_reserve_mutex);
  452. }
  453. if (err)
  454. return err;
  455. err = __hw_perf_event_init(event);
  456. if (err)
  457. hw_perf_event_destroy(event);
  458. return err;
  459. }
  460. static void armpmu_enable(struct pmu *pmu)
  461. {
  462. /* Enable all of the perf events on hardware. */
  463. int idx;
  464. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  465. if (!armpmu)
  466. return;
  467. for (idx = 0; idx <= armpmu->num_events; ++idx) {
  468. struct perf_event *event = cpuc->events[idx];
  469. if (!event)
  470. continue;
  471. armpmu->enable(&event->hw, idx);
  472. }
  473. armpmu->start();
  474. }
  475. static void armpmu_disable(struct pmu *pmu)
  476. {
  477. if (armpmu)
  478. armpmu->stop();
  479. }
  480. static struct pmu pmu = {
  481. .pmu_enable = armpmu_enable,
  482. .pmu_disable = armpmu_disable,
  483. .event_init = armpmu_event_init,
  484. .add = armpmu_add,
  485. .del = armpmu_del,
  486. .start = armpmu_start,
  487. .stop = armpmu_stop,
  488. .read = armpmu_read,
  489. };
  490. /* Include the PMU-specific implementations. */
  491. #include "perf_event_xscale.c"
  492. #include "perf_event_v6.c"
  493. #include "perf_event_v7.c"
  494. static int __init
  495. init_hw_perf_events(void)
  496. {
  497. unsigned long cpuid = read_cpuid_id();
  498. unsigned long implementor = (cpuid & 0xFF000000) >> 24;
  499. unsigned long part_number = (cpuid & 0xFFF0);
  500. /* ARM Ltd CPUs. */
  501. if (0x41 == implementor) {
  502. switch (part_number) {
  503. case 0xB360: /* ARM1136 */
  504. case 0xB560: /* ARM1156 */
  505. case 0xB760: /* ARM1176 */
  506. armpmu = armv6pmu_init();
  507. break;
  508. case 0xB020: /* ARM11mpcore */
  509. armpmu = armv6mpcore_pmu_init();
  510. break;
  511. case 0xC080: /* Cortex-A8 */
  512. armpmu = armv7_a8_pmu_init();
  513. break;
  514. case 0xC090: /* Cortex-A9 */
  515. armpmu = armv7_a9_pmu_init();
  516. break;
  517. }
  518. /* Intel CPUs [xscale]. */
  519. } else if (0x69 == implementor) {
  520. part_number = (cpuid >> 13) & 0x7;
  521. switch (part_number) {
  522. case 1:
  523. armpmu = xscale1pmu_init();
  524. break;
  525. case 2:
  526. armpmu = xscale2pmu_init();
  527. break;
  528. }
  529. }
  530. if (armpmu) {
  531. pr_info("enabled with %s PMU driver, %d counters available\n",
  532. armpmu->name, armpmu->num_events);
  533. } else {
  534. pr_info("no hardware support available\n");
  535. }
  536. perf_pmu_register(&pmu, "cpu", PERF_TYPE_RAW);
  537. return 0;
  538. }
  539. early_initcall(init_hw_perf_events);
  540. /*
  541. * Callchain handling code.
  542. */
  543. /*
  544. * The registers we're interested in are at the end of the variable
  545. * length saved register structure. The fp points at the end of this
  546. * structure so the address of this struct is:
  547. * (struct frame_tail *)(xxx->fp)-1
  548. *
  549. * This code has been adapted from the ARM OProfile support.
  550. */
  551. struct frame_tail {
  552. struct frame_tail __user *fp;
  553. unsigned long sp;
  554. unsigned long lr;
  555. } __attribute__((packed));
  556. /*
  557. * Get the return address for a single stackframe and return a pointer to the
  558. * next frame tail.
  559. */
  560. static struct frame_tail __user *
  561. user_backtrace(struct frame_tail __user *tail,
  562. struct perf_callchain_entry *entry)
  563. {
  564. struct frame_tail buftail;
  565. /* Also check accessibility of one struct frame_tail beyond */
  566. if (!access_ok(VERIFY_READ, tail, sizeof(buftail)))
  567. return NULL;
  568. if (__copy_from_user_inatomic(&buftail, tail, sizeof(buftail)))
  569. return NULL;
  570. perf_callchain_store(entry, buftail.lr);
  571. /*
  572. * Frame pointers should strictly progress back up the stack
  573. * (towards higher addresses).
  574. */
  575. if (tail >= buftail.fp)
  576. return NULL;
  577. return buftail.fp - 1;
  578. }
  579. void
  580. perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
  581. {
  582. struct frame_tail __user *tail;
  583. tail = (struct frame_tail __user *)regs->ARM_fp - 1;
  584. while (tail && !((unsigned long)tail & 0x3))
  585. tail = user_backtrace(tail, entry);
  586. }
  587. /*
  588. * Gets called by walk_stackframe() for every stackframe. This will be called
  589. * whist unwinding the stackframe and is like a subroutine return so we use
  590. * the PC.
  591. */
  592. static int
  593. callchain_trace(struct stackframe *fr,
  594. void *data)
  595. {
  596. struct perf_callchain_entry *entry = data;
  597. perf_callchain_store(entry, fr->pc);
  598. return 0;
  599. }
  600. void
  601. perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
  602. {
  603. struct stackframe fr;
  604. fr.fp = regs->ARM_fp;
  605. fr.sp = regs->ARM_sp;
  606. fr.lr = regs->ARM_lr;
  607. fr.pc = regs->ARM_pc;
  608. walk_stackframe(&fr, callchain_trace, entry);
  609. }