ptrace.h 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239
  1. /*
  2. * arch/arm/include/asm/ptrace.h
  3. *
  4. * Copyright (C) 1996-2003 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef __ASM_ARM_PTRACE_H
  11. #define __ASM_ARM_PTRACE_H
  12. #include <asm/hwcap.h>
  13. #define PTRACE_GETREGS 12
  14. #define PTRACE_SETREGS 13
  15. #define PTRACE_GETFPREGS 14
  16. #define PTRACE_SETFPREGS 15
  17. /* PTRACE_ATTACH is 16 */
  18. /* PTRACE_DETACH is 17 */
  19. #define PTRACE_GETWMMXREGS 18
  20. #define PTRACE_SETWMMXREGS 19
  21. /* 20 is unused */
  22. #define PTRACE_OLDSETOPTIONS 21
  23. #define PTRACE_GET_THREAD_AREA 22
  24. #define PTRACE_SET_SYSCALL 23
  25. /* PTRACE_SYSCALL is 24 */
  26. #define PTRACE_GETCRUNCHREGS 25
  27. #define PTRACE_SETCRUNCHREGS 26
  28. #define PTRACE_GETVFPREGS 27
  29. #define PTRACE_SETVFPREGS 28
  30. #define PTRACE_GETHBPREGS 29
  31. #define PTRACE_SETHBPREGS 30
  32. /*
  33. * PSR bits
  34. */
  35. #define USR26_MODE 0x00000000
  36. #define FIQ26_MODE 0x00000001
  37. #define IRQ26_MODE 0x00000002
  38. #define SVC26_MODE 0x00000003
  39. #define USR_MODE 0x00000010
  40. #define FIQ_MODE 0x00000011
  41. #define IRQ_MODE 0x00000012
  42. #define SVC_MODE 0x00000013
  43. #define ABT_MODE 0x00000017
  44. #define UND_MODE 0x0000001b
  45. #define SYSTEM_MODE 0x0000001f
  46. #define MODE32_BIT 0x00000010
  47. #define MODE_MASK 0x0000001f
  48. #define PSR_T_BIT 0x00000020
  49. #define PSR_F_BIT 0x00000040
  50. #define PSR_I_BIT 0x00000080
  51. #define PSR_A_BIT 0x00000100
  52. #define PSR_E_BIT 0x00000200
  53. #define PSR_J_BIT 0x01000000
  54. #define PSR_Q_BIT 0x08000000
  55. #define PSR_V_BIT 0x10000000
  56. #define PSR_C_BIT 0x20000000
  57. #define PSR_Z_BIT 0x40000000
  58. #define PSR_N_BIT 0x80000000
  59. /*
  60. * Groups of PSR bits
  61. */
  62. #define PSR_f 0xff000000 /* Flags */
  63. #define PSR_s 0x00ff0000 /* Status */
  64. #define PSR_x 0x0000ff00 /* Extension */
  65. #define PSR_c 0x000000ff /* Control */
  66. /*
  67. * ARMv7 groups of APSR bits
  68. */
  69. #define PSR_ISET_MASK 0x01000010 /* ISA state (J, T) mask */
  70. #define PSR_IT_MASK 0x0600fc00 /* If-Then execution state mask */
  71. #define PSR_ENDIAN_MASK 0x00000200 /* Endianness state mask */
  72. /*
  73. * Default endianness state
  74. */
  75. #ifdef CONFIG_CPU_ENDIAN_BE8
  76. #define PSR_ENDSTATE PSR_E_BIT
  77. #else
  78. #define PSR_ENDSTATE 0
  79. #endif
  80. /*
  81. * These are 'magic' values for PTRACE_PEEKUSR that return info about where a
  82. * process is located in memory.
  83. */
  84. #define PT_TEXT_ADDR 0x10000
  85. #define PT_DATA_ADDR 0x10004
  86. #define PT_TEXT_END_ADDR 0x10008
  87. #ifndef __ASSEMBLY__
  88. /*
  89. * This struct defines the way the registers are stored on the
  90. * stack during a system call. Note that sizeof(struct pt_regs)
  91. * has to be a multiple of 8.
  92. */
  93. #ifndef __KERNEL__
  94. struct pt_regs {
  95. long uregs[18];
  96. };
  97. #else /* __KERNEL__ */
  98. struct pt_regs {
  99. unsigned long uregs[18];
  100. };
  101. #endif /* __KERNEL__ */
  102. #define ARM_cpsr uregs[16]
  103. #define ARM_pc uregs[15]
  104. #define ARM_lr uregs[14]
  105. #define ARM_sp uregs[13]
  106. #define ARM_ip uregs[12]
  107. #define ARM_fp uregs[11]
  108. #define ARM_r10 uregs[10]
  109. #define ARM_r9 uregs[9]
  110. #define ARM_r8 uregs[8]
  111. #define ARM_r7 uregs[7]
  112. #define ARM_r6 uregs[6]
  113. #define ARM_r5 uregs[5]
  114. #define ARM_r4 uregs[4]
  115. #define ARM_r3 uregs[3]
  116. #define ARM_r2 uregs[2]
  117. #define ARM_r1 uregs[1]
  118. #define ARM_r0 uregs[0]
  119. #define ARM_ORIG_r0 uregs[17]
  120. #ifdef __KERNEL__
  121. #define arch_has_single_step() (1)
  122. #define user_mode(regs) \
  123. (((regs)->ARM_cpsr & 0xf) == 0)
  124. #ifdef CONFIG_ARM_THUMB
  125. #define thumb_mode(regs) \
  126. (((regs)->ARM_cpsr & PSR_T_BIT))
  127. #else
  128. #define thumb_mode(regs) (0)
  129. #endif
  130. #define isa_mode(regs) \
  131. ((((regs)->ARM_cpsr & PSR_J_BIT) >> 23) | \
  132. (((regs)->ARM_cpsr & PSR_T_BIT) >> 5))
  133. #define processor_mode(regs) \
  134. ((regs)->ARM_cpsr & MODE_MASK)
  135. #define interrupts_enabled(regs) \
  136. (!((regs)->ARM_cpsr & PSR_I_BIT))
  137. #define fast_interrupts_enabled(regs) \
  138. (!((regs)->ARM_cpsr & PSR_F_BIT))
  139. /* Are the current registers suitable for user mode?
  140. * (used to maintain security in signal handlers)
  141. */
  142. static inline int valid_user_regs(struct pt_regs *regs)
  143. {
  144. unsigned long mode = regs->ARM_cpsr & MODE_MASK;
  145. /*
  146. * Always clear the F (FIQ) and A (delayed abort) bits
  147. */
  148. regs->ARM_cpsr &= ~(PSR_F_BIT | PSR_A_BIT);
  149. if ((regs->ARM_cpsr & PSR_I_BIT) == 0) {
  150. if (mode == USR_MODE)
  151. return 1;
  152. if (elf_hwcap & HWCAP_26BIT && mode == USR26_MODE)
  153. return 1;
  154. }
  155. /*
  156. * Force CPSR to something logical...
  157. */
  158. regs->ARM_cpsr &= PSR_f | PSR_s | PSR_x | PSR_T_BIT | MODE32_BIT;
  159. if (!(elf_hwcap & HWCAP_26BIT))
  160. regs->ARM_cpsr |= USR_MODE;
  161. return 0;
  162. }
  163. #define instruction_pointer(regs) (regs)->ARM_pc
  164. #ifdef CONFIG_SMP
  165. extern unsigned long profile_pc(struct pt_regs *regs);
  166. #else
  167. #define profile_pc(regs) instruction_pointer(regs)
  168. #endif
  169. #define predicate(x) ((x) & 0xf0000000)
  170. #define PREDICATE_ALWAYS 0xe0000000
  171. /*
  172. * kprobe-based event tracer support
  173. */
  174. #include <linux/stddef.h>
  175. #include <linux/types.h>
  176. #define MAX_REG_OFFSET (offsetof(struct pt_regs, ARM_ORIG_r0))
  177. extern int regs_query_register_offset(const char *name);
  178. extern const char *regs_query_register_name(unsigned int offset);
  179. extern bool regs_within_kernel_stack(struct pt_regs *regs, unsigned long addr);
  180. extern unsigned long regs_get_kernel_stack_nth(struct pt_regs *regs,
  181. unsigned int n);
  182. /**
  183. * regs_get_register() - get register value from its offset
  184. * @regs: pt_regs from which register value is gotten
  185. * @offset: offset number of the register.
  186. *
  187. * regs_get_register returns the value of a register whose offset from @regs.
  188. * The @offset is the offset of the register in struct pt_regs.
  189. * If @offset is bigger than MAX_REG_OFFSET, this returns 0.
  190. */
  191. static inline unsigned long regs_get_register(struct pt_regs *regs,
  192. unsigned int offset)
  193. {
  194. if (unlikely(offset > MAX_REG_OFFSET))
  195. return 0;
  196. return *(unsigned long *)((unsigned long)regs + offset);
  197. }
  198. /* Valid only for Kernel mode traps. */
  199. static inline unsigned long kernel_stack_pointer(struct pt_regs *regs)
  200. {
  201. return regs->ARM_sp;
  202. }
  203. #endif /* __KERNEL__ */
  204. #endif /* __ASSEMBLY__ */
  205. #endif