cacheflush.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475
  1. /*
  2. * arch/arm/include/asm/cacheflush.h
  3. *
  4. * Copyright (C) 1999-2002 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef _ASMARM_CACHEFLUSH_H
  11. #define _ASMARM_CACHEFLUSH_H
  12. #include <linux/mm.h>
  13. #include <asm/glue.h>
  14. #include <asm/shmparam.h>
  15. #include <asm/cachetype.h>
  16. #include <asm/outercache.h>
  17. #define CACHE_COLOUR(vaddr) ((vaddr & (SHMLBA - 1)) >> PAGE_SHIFT)
  18. /*
  19. * Cache Model
  20. * ===========
  21. */
  22. #undef _CACHE
  23. #undef MULTI_CACHE
  24. #if defined(CONFIG_CPU_CACHE_V3)
  25. # ifdef _CACHE
  26. # define MULTI_CACHE 1
  27. # else
  28. # define _CACHE v3
  29. # endif
  30. #endif
  31. #if defined(CONFIG_CPU_CACHE_V4)
  32. # ifdef _CACHE
  33. # define MULTI_CACHE 1
  34. # else
  35. # define _CACHE v4
  36. # endif
  37. #endif
  38. #if defined(CONFIG_CPU_ARM920T) || defined(CONFIG_CPU_ARM922T) || \
  39. defined(CONFIG_CPU_ARM925T) || defined(CONFIG_CPU_ARM1020) || \
  40. defined(CONFIG_CPU_ARM1026)
  41. # define MULTI_CACHE 1
  42. #endif
  43. #if defined(CONFIG_CPU_FA526)
  44. # ifdef _CACHE
  45. # define MULTI_CACHE 1
  46. # else
  47. # define _CACHE fa
  48. # endif
  49. #endif
  50. #if defined(CONFIG_CPU_ARM926T)
  51. # ifdef _CACHE
  52. # define MULTI_CACHE 1
  53. # else
  54. # define _CACHE arm926
  55. # endif
  56. #endif
  57. #if defined(CONFIG_CPU_ARM940T)
  58. # ifdef _CACHE
  59. # define MULTI_CACHE 1
  60. # else
  61. # define _CACHE arm940
  62. # endif
  63. #endif
  64. #if defined(CONFIG_CPU_ARM946E)
  65. # ifdef _CACHE
  66. # define MULTI_CACHE 1
  67. # else
  68. # define _CACHE arm946
  69. # endif
  70. #endif
  71. #if defined(CONFIG_CPU_CACHE_V4WB)
  72. # ifdef _CACHE
  73. # define MULTI_CACHE 1
  74. # else
  75. # define _CACHE v4wb
  76. # endif
  77. #endif
  78. #if defined(CONFIG_CPU_XSCALE)
  79. # ifdef _CACHE
  80. # define MULTI_CACHE 1
  81. # else
  82. # define _CACHE xscale
  83. # endif
  84. #endif
  85. #if defined(CONFIG_CPU_XSC3)
  86. # ifdef _CACHE
  87. # define MULTI_CACHE 1
  88. # else
  89. # define _CACHE xsc3
  90. # endif
  91. #endif
  92. #if defined(CONFIG_CPU_MOHAWK)
  93. # ifdef _CACHE
  94. # define MULTI_CACHE 1
  95. # else
  96. # define _CACHE mohawk
  97. # endif
  98. #endif
  99. #if defined(CONFIG_CPU_FEROCEON)
  100. # define MULTI_CACHE 1
  101. #endif
  102. #if defined(CONFIG_CPU_V6)
  103. //# ifdef _CACHE
  104. # define MULTI_CACHE 1
  105. //# else
  106. //# define _CACHE v6
  107. //# endif
  108. #endif
  109. #if defined(CONFIG_CPU_V7)
  110. //# ifdef _CACHE
  111. # define MULTI_CACHE 1
  112. //# else
  113. //# define _CACHE v7
  114. //# endif
  115. #endif
  116. #if !defined(_CACHE) && !defined(MULTI_CACHE)
  117. #error Unknown cache maintainence model
  118. #endif
  119. /*
  120. * This flag is used to indicate that the page pointed to by a pte is clean
  121. * and does not require cleaning before returning it to the user.
  122. */
  123. #define PG_dcache_clean PG_arch_1
  124. /*
  125. * MM Cache Management
  126. * ===================
  127. *
  128. * The arch/arm/mm/cache-*.S and arch/arm/mm/proc-*.S files
  129. * implement these methods.
  130. *
  131. * Start addresses are inclusive and end addresses are exclusive;
  132. * start addresses should be rounded down, end addresses up.
  133. *
  134. * See Documentation/cachetlb.txt for more information.
  135. * Please note that the implementation of these, and the required
  136. * effects are cache-type (VIVT/VIPT/PIPT) specific.
  137. *
  138. * flush_icache_all()
  139. *
  140. * Unconditionally clean and invalidate the entire icache.
  141. * Currently only needed for cache-v6.S and cache-v7.S, see
  142. * __flush_icache_all for the generic implementation.
  143. *
  144. * flush_kern_all()
  145. *
  146. * Unconditionally clean and invalidate the entire cache.
  147. *
  148. * flush_user_all()
  149. *
  150. * Clean and invalidate all user space cache entries
  151. * before a change of page tables.
  152. *
  153. * flush_user_range(start, end, flags)
  154. *
  155. * Clean and invalidate a range of cache entries in the
  156. * specified address space before a change of page tables.
  157. * - start - user start address (inclusive, page aligned)
  158. * - end - user end address (exclusive, page aligned)
  159. * - flags - vma->vm_flags field
  160. *
  161. * coherent_kern_range(start, end)
  162. *
  163. * Ensure coherency between the Icache and the Dcache in the
  164. * region described by start, end. If you have non-snooping
  165. * Harvard caches, you need to implement this function.
  166. * - start - virtual start address
  167. * - end - virtual end address
  168. *
  169. * coherent_user_range(start, end)
  170. *
  171. * Ensure coherency between the Icache and the Dcache in the
  172. * region described by start, end. If you have non-snooping
  173. * Harvard caches, you need to implement this function.
  174. * - start - virtual start address
  175. * - end - virtual end address
  176. *
  177. * flush_kern_dcache_area(kaddr, size)
  178. *
  179. * Ensure that the data held in page is written back.
  180. * - kaddr - page address
  181. * - size - region size
  182. *
  183. * DMA Cache Coherency
  184. * ===================
  185. *
  186. * dma_flush_range(start, end)
  187. *
  188. * Clean and invalidate the specified virtual address range.
  189. * - start - virtual start address
  190. * - end - virtual end address
  191. */
  192. struct cpu_cache_fns {
  193. void (*flush_icache_all)(void);
  194. void (*flush_kern_all)(void);
  195. void (*flush_user_all)(void);
  196. void (*flush_user_range)(unsigned long, unsigned long, unsigned int);
  197. void (*coherent_kern_range)(unsigned long, unsigned long);
  198. void (*coherent_user_range)(unsigned long, unsigned long);
  199. void (*flush_kern_dcache_area)(void *, size_t);
  200. void (*dma_map_area)(const void *, size_t, int);
  201. void (*dma_unmap_area)(const void *, size_t, int);
  202. void (*dma_flush_range)(const void *, const void *);
  203. };
  204. /*
  205. * Select the calling method
  206. */
  207. #ifdef MULTI_CACHE
  208. extern struct cpu_cache_fns cpu_cache;
  209. #define __cpuc_flush_icache_all cpu_cache.flush_icache_all
  210. #define __cpuc_flush_kern_all cpu_cache.flush_kern_all
  211. #define __cpuc_flush_user_all cpu_cache.flush_user_all
  212. #define __cpuc_flush_user_range cpu_cache.flush_user_range
  213. #define __cpuc_coherent_kern_range cpu_cache.coherent_kern_range
  214. #define __cpuc_coherent_user_range cpu_cache.coherent_user_range
  215. #define __cpuc_flush_dcache_area cpu_cache.flush_kern_dcache_area
  216. /*
  217. * These are private to the dma-mapping API. Do not use directly.
  218. * Their sole purpose is to ensure that data held in the cache
  219. * is visible to DMA, or data written by DMA to system memory is
  220. * visible to the CPU.
  221. */
  222. #define dmac_map_area cpu_cache.dma_map_area
  223. #define dmac_unmap_area cpu_cache.dma_unmap_area
  224. #define dmac_flush_range cpu_cache.dma_flush_range
  225. #else
  226. #define __cpuc_flush_icache_all __glue(_CACHE,_flush_icache_all)
  227. #define __cpuc_flush_kern_all __glue(_CACHE,_flush_kern_cache_all)
  228. #define __cpuc_flush_user_all __glue(_CACHE,_flush_user_cache_all)
  229. #define __cpuc_flush_user_range __glue(_CACHE,_flush_user_cache_range)
  230. #define __cpuc_coherent_kern_range __glue(_CACHE,_coherent_kern_range)
  231. #define __cpuc_coherent_user_range __glue(_CACHE,_coherent_user_range)
  232. #define __cpuc_flush_dcache_area __glue(_CACHE,_flush_kern_dcache_area)
  233. extern void __cpuc_flush_icache_all(void);
  234. extern void __cpuc_flush_kern_all(void);
  235. extern void __cpuc_flush_user_all(void);
  236. extern void __cpuc_flush_user_range(unsigned long, unsigned long, unsigned int);
  237. extern void __cpuc_coherent_kern_range(unsigned long, unsigned long);
  238. extern void __cpuc_coherent_user_range(unsigned long, unsigned long);
  239. extern void __cpuc_flush_dcache_area(void *, size_t);
  240. /*
  241. * These are private to the dma-mapping API. Do not use directly.
  242. * Their sole purpose is to ensure that data held in the cache
  243. * is visible to DMA, or data written by DMA to system memory is
  244. * visible to the CPU.
  245. */
  246. #define dmac_map_area __glue(_CACHE,_dma_map_area)
  247. #define dmac_unmap_area __glue(_CACHE,_dma_unmap_area)
  248. #define dmac_flush_range __glue(_CACHE,_dma_flush_range)
  249. extern void dmac_map_area(const void *, size_t, int);
  250. extern void dmac_unmap_area(const void *, size_t, int);
  251. extern void dmac_flush_range(const void *, const void *);
  252. #endif
  253. /*
  254. * Copy user data from/to a page which is mapped into a different
  255. * processes address space. Really, we want to allow our "user
  256. * space" model to handle this.
  257. */
  258. extern void copy_to_user_page(struct vm_area_struct *, struct page *,
  259. unsigned long, void *, const void *, unsigned long);
  260. #define copy_from_user_page(vma, page, vaddr, dst, src, len) \
  261. do { \
  262. memcpy(dst, src, len); \
  263. } while (0)
  264. /*
  265. * Convert calls to our calling convention.
  266. */
  267. /* Invalidate I-cache */
  268. #define __flush_icache_all_generic() \
  269. asm("mcr p15, 0, %0, c7, c5, 0" \
  270. : : "r" (0));
  271. /* Invalidate I-cache inner shareable */
  272. #define __flush_icache_all_v7_smp() \
  273. asm("mcr p15, 0, %0, c7, c1, 0" \
  274. : : "r" (0));
  275. /*
  276. * Optimized __flush_icache_all for the common cases. Note that UP ARMv7
  277. * will fall through to use __flush_icache_all_generic.
  278. */
  279. #if (defined(CONFIG_CPU_V7) && defined(CONFIG_CPU_V6)) || \
  280. defined(CONFIG_SMP_ON_UP)
  281. #define __flush_icache_preferred __cpuc_flush_icache_all
  282. #elif __LINUX_ARM_ARCH__ >= 7 && defined(CONFIG_SMP)
  283. #define __flush_icache_preferred __flush_icache_all_v7_smp
  284. #elif __LINUX_ARM_ARCH__ == 6 && defined(CONFIG_ARM_ERRATA_411920)
  285. #define __flush_icache_preferred __cpuc_flush_icache_all
  286. #else
  287. #define __flush_icache_preferred __flush_icache_all_generic
  288. #endif
  289. static inline void __flush_icache_all(void)
  290. {
  291. __flush_icache_preferred();
  292. }
  293. #define flush_cache_all() __cpuc_flush_kern_all()
  294. static inline void vivt_flush_cache_mm(struct mm_struct *mm)
  295. {
  296. if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(mm)))
  297. __cpuc_flush_user_all();
  298. }
  299. static inline void
  300. vivt_flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end)
  301. {
  302. if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(vma->vm_mm)))
  303. __cpuc_flush_user_range(start & PAGE_MASK, PAGE_ALIGN(end),
  304. vma->vm_flags);
  305. }
  306. static inline void
  307. vivt_flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn)
  308. {
  309. if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(vma->vm_mm))) {
  310. unsigned long addr = user_addr & PAGE_MASK;
  311. __cpuc_flush_user_range(addr, addr + PAGE_SIZE, vma->vm_flags);
  312. }
  313. }
  314. #ifndef CONFIG_CPU_CACHE_VIPT
  315. #define flush_cache_mm(mm) \
  316. vivt_flush_cache_mm(mm)
  317. #define flush_cache_range(vma,start,end) \
  318. vivt_flush_cache_range(vma,start,end)
  319. #define flush_cache_page(vma,addr,pfn) \
  320. vivt_flush_cache_page(vma,addr,pfn)
  321. #else
  322. extern void flush_cache_mm(struct mm_struct *mm);
  323. extern void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end);
  324. extern void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn);
  325. #endif
  326. #define flush_cache_dup_mm(mm) flush_cache_mm(mm)
  327. /*
  328. * flush_cache_user_range is used when we want to ensure that the
  329. * Harvard caches are synchronised for the user space address range.
  330. * This is used for the ARM private sys_cacheflush system call.
  331. */
  332. #define flush_cache_user_range(vma,start,end) \
  333. __cpuc_coherent_user_range((start) & PAGE_MASK, PAGE_ALIGN(end))
  334. /*
  335. * Perform necessary cache operations to ensure that data previously
  336. * stored within this range of addresses can be executed by the CPU.
  337. */
  338. #define flush_icache_range(s,e) __cpuc_coherent_kern_range(s,e)
  339. /*
  340. * Perform necessary cache operations to ensure that the TLB will
  341. * see data written in the specified area.
  342. */
  343. #define clean_dcache_area(start,size) cpu_dcache_clean_area(start, size)
  344. /*
  345. * flush_dcache_page is used when the kernel has written to the page
  346. * cache page at virtual address page->virtual.
  347. *
  348. * If this page isn't mapped (ie, page_mapping == NULL), or it might
  349. * have userspace mappings, then we _must_ always clean + invalidate
  350. * the dcache entries associated with the kernel mapping.
  351. *
  352. * Otherwise we can defer the operation, and clean the cache when we are
  353. * about to change to user space. This is the same method as used on SPARC64.
  354. * See update_mmu_cache for the user space part.
  355. */
  356. #define ARCH_IMPLEMENTS_FLUSH_DCACHE_PAGE 1
  357. extern void flush_dcache_page(struct page *);
  358. static inline void flush_kernel_vmap_range(void *addr, int size)
  359. {
  360. if ((cache_is_vivt() || cache_is_vipt_aliasing()))
  361. __cpuc_flush_dcache_area(addr, (size_t)size);
  362. }
  363. static inline void invalidate_kernel_vmap_range(void *addr, int size)
  364. {
  365. if ((cache_is_vivt() || cache_is_vipt_aliasing()))
  366. __cpuc_flush_dcache_area(addr, (size_t)size);
  367. }
  368. #define ARCH_HAS_FLUSH_ANON_PAGE
  369. static inline void flush_anon_page(struct vm_area_struct *vma,
  370. struct page *page, unsigned long vmaddr)
  371. {
  372. extern void __flush_anon_page(struct vm_area_struct *vma,
  373. struct page *, unsigned long);
  374. if (PageAnon(page))
  375. __flush_anon_page(vma, page, vmaddr);
  376. }
  377. #define ARCH_HAS_FLUSH_KERNEL_DCACHE_PAGE
  378. static inline void flush_kernel_dcache_page(struct page *page)
  379. {
  380. }
  381. #define flush_dcache_mmap_lock(mapping) \
  382. spin_lock_irq(&(mapping)->tree_lock)
  383. #define flush_dcache_mmap_unlock(mapping) \
  384. spin_unlock_irq(&(mapping)->tree_lock)
  385. #define flush_icache_user_range(vma,page,addr,len) \
  386. flush_dcache_page(page)
  387. /*
  388. * We don't appear to need to do anything here. In fact, if we did, we'd
  389. * duplicate cache flushing elsewhere performed by flush_dcache_page().
  390. */
  391. #define flush_icache_page(vma,page) do { } while (0)
  392. /*
  393. * flush_cache_vmap() is used when creating mappings (eg, via vmap,
  394. * vmalloc, ioremap etc) in kernel space for pages. On non-VIPT
  395. * caches, since the direct-mappings of these pages may contain cached
  396. * data, we need to do a full cache flush to ensure that writebacks
  397. * don't corrupt data placed into these pages via the new mappings.
  398. */
  399. static inline void flush_cache_vmap(unsigned long start, unsigned long end)
  400. {
  401. if (!cache_is_vipt_nonaliasing())
  402. flush_cache_all();
  403. else
  404. /*
  405. * set_pte_at() called from vmap_pte_range() does not
  406. * have a DSB after cleaning the cache line.
  407. */
  408. dsb();
  409. }
  410. static inline void flush_cache_vunmap(unsigned long start, unsigned long end)
  411. {
  412. if (!cache_is_vipt_nonaliasing())
  413. flush_cache_all();
  414. }
  415. #endif