sys_mikasa.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /*
  2. * linux/arch/alpha/kernel/sys_mikasa.c
  3. *
  4. * Copyright (C) 1995 David A Rusling
  5. * Copyright (C) 1996 Jay A Estabrook
  6. * Copyright (C) 1998, 1999 Richard Henderson
  7. *
  8. * Code supporting the MIKASA (AlphaServer 1000).
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/mm.h>
  13. #include <linux/sched.h>
  14. #include <linux/pci.h>
  15. #include <linux/init.h>
  16. #include <linux/bitops.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/system.h>
  19. #include <asm/dma.h>
  20. #include <asm/irq.h>
  21. #include <asm/mmu_context.h>
  22. #include <asm/io.h>
  23. #include <asm/pgtable.h>
  24. #include <asm/core_apecs.h>
  25. #include <asm/core_cia.h>
  26. #include <asm/tlbflush.h>
  27. #include "proto.h"
  28. #include "irq_impl.h"
  29. #include "pci_impl.h"
  30. #include "machvec_impl.h"
  31. /* Note mask bit is true for ENABLED irqs. */
  32. static int cached_irq_mask;
  33. static inline void
  34. mikasa_update_irq_hw(int mask)
  35. {
  36. outw(mask, 0x536);
  37. }
  38. static inline void
  39. mikasa_enable_irq(unsigned int irq)
  40. {
  41. mikasa_update_irq_hw(cached_irq_mask |= 1 << (irq - 16));
  42. }
  43. static void
  44. mikasa_disable_irq(unsigned int irq)
  45. {
  46. mikasa_update_irq_hw(cached_irq_mask &= ~(1 << (irq - 16)));
  47. }
  48. static struct irq_chip mikasa_irq_type = {
  49. .name = "MIKASA",
  50. .unmask = mikasa_enable_irq,
  51. .mask = mikasa_disable_irq,
  52. .mask_ack = mikasa_disable_irq,
  53. };
  54. static void
  55. mikasa_device_interrupt(unsigned long vector)
  56. {
  57. unsigned long pld;
  58. unsigned int i;
  59. /* Read the interrupt summary registers */
  60. pld = (((~inw(0x534) & 0x0000ffffUL) << 16)
  61. | (((unsigned long) inb(0xa0)) << 8)
  62. | inb(0x20));
  63. /*
  64. * Now for every possible bit set, work through them and call
  65. * the appropriate interrupt handler.
  66. */
  67. while (pld) {
  68. i = ffz(~pld);
  69. pld &= pld - 1; /* clear least bit set */
  70. if (i < 16) {
  71. isa_device_interrupt(vector);
  72. } else {
  73. handle_irq(i);
  74. }
  75. }
  76. }
  77. static void __init
  78. mikasa_init_irq(void)
  79. {
  80. long i;
  81. if (alpha_using_srm)
  82. alpha_mv.device_interrupt = srm_device_interrupt;
  83. mikasa_update_irq_hw(0);
  84. for (i = 16; i < 32; ++i) {
  85. irq_to_desc(i)->status |= IRQ_LEVEL;
  86. set_irq_chip_and_handler(i, &mikasa_irq_type, handle_level_irq);
  87. }
  88. init_i8259a_irqs();
  89. common_init_isa_dma();
  90. }
  91. /*
  92. * PCI Fixup configuration.
  93. *
  94. * Summary @ 0x536:
  95. * Bit Meaning
  96. * 0 Interrupt Line A from slot 0
  97. * 1 Interrupt Line B from slot 0
  98. * 2 Interrupt Line C from slot 0
  99. * 3 Interrupt Line D from slot 0
  100. * 4 Interrupt Line A from slot 1
  101. * 5 Interrupt line B from slot 1
  102. * 6 Interrupt Line C from slot 1
  103. * 7 Interrupt Line D from slot 1
  104. * 8 Interrupt Line A from slot 2
  105. * 9 Interrupt Line B from slot 2
  106. *10 Interrupt Line C from slot 2
  107. *11 Interrupt Line D from slot 2
  108. *12 NCR 810 SCSI
  109. *13 Power Supply Fail
  110. *14 Temperature Warn
  111. *15 Reserved
  112. *
  113. * The device to slot mapping looks like:
  114. *
  115. * Slot Device
  116. * 6 NCR SCSI controller
  117. * 7 Intel PCI-EISA bridge chip
  118. * 11 PCI on board slot 0
  119. * 12 PCI on board slot 1
  120. * 13 PCI on board slot 2
  121. *
  122. *
  123. * This two layered interrupt approach means that we allocate IRQ 16 and
  124. * above for PCI interrupts. The IRQ relates to which bit the interrupt
  125. * comes in on. This makes interrupt processing much easier.
  126. */
  127. static int __init
  128. mikasa_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  129. {
  130. static char irq_tab[8][5] __initdata = {
  131. /*INT INTA INTB INTC INTD */
  132. {16+12, 16+12, 16+12, 16+12, 16+12}, /* IdSel 17, SCSI */
  133. { -1, -1, -1, -1, -1}, /* IdSel 18, PCEB */
  134. { -1, -1, -1, -1, -1}, /* IdSel 19, ???? */
  135. { -1, -1, -1, -1, -1}, /* IdSel 20, ???? */
  136. { -1, -1, -1, -1, -1}, /* IdSel 21, ???? */
  137. { 16+0, 16+0, 16+1, 16+2, 16+3}, /* IdSel 22, slot 0 */
  138. { 16+4, 16+4, 16+5, 16+6, 16+7}, /* IdSel 23, slot 1 */
  139. { 16+8, 16+8, 16+9, 16+10, 16+11}, /* IdSel 24, slot 2 */
  140. };
  141. const long min_idsel = 6, max_idsel = 13, irqs_per_slot = 5;
  142. return COMMON_TABLE_LOOKUP;
  143. }
  144. #if defined(CONFIG_ALPHA_GENERIC) || !defined(CONFIG_ALPHA_PRIMO)
  145. static void
  146. mikasa_apecs_machine_check(unsigned long vector, unsigned long la_ptr)
  147. {
  148. #define MCHK_NO_DEVSEL 0x205U
  149. #define MCHK_NO_TABT 0x204U
  150. struct el_common *mchk_header;
  151. unsigned int code;
  152. mchk_header = (struct el_common *)la_ptr;
  153. /* Clear the error before any reporting. */
  154. mb();
  155. mb(); /* magic */
  156. draina();
  157. apecs_pci_clr_err();
  158. wrmces(0x7);
  159. mb();
  160. code = mchk_header->code;
  161. process_mcheck_info(vector, la_ptr, "MIKASA APECS",
  162. (mcheck_expected(0)
  163. && (code == MCHK_NO_DEVSEL
  164. || code == MCHK_NO_TABT)));
  165. }
  166. #endif
  167. /*
  168. * The System Vector
  169. */
  170. #if defined(CONFIG_ALPHA_GENERIC) || !defined(CONFIG_ALPHA_PRIMO)
  171. struct alpha_machine_vector mikasa_mv __initmv = {
  172. .vector_name = "Mikasa",
  173. DO_EV4_MMU,
  174. DO_DEFAULT_RTC,
  175. DO_APECS_IO,
  176. .machine_check = mikasa_apecs_machine_check,
  177. .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS,
  178. .min_io_address = DEFAULT_IO_BASE,
  179. .min_mem_address = APECS_AND_LCA_DEFAULT_MEM_BASE,
  180. .nr_irqs = 32,
  181. .device_interrupt = mikasa_device_interrupt,
  182. .init_arch = apecs_init_arch,
  183. .init_irq = mikasa_init_irq,
  184. .init_rtc = common_init_rtc,
  185. .init_pci = common_init_pci,
  186. .pci_map_irq = mikasa_map_irq,
  187. .pci_swizzle = common_swizzle,
  188. };
  189. ALIAS_MV(mikasa)
  190. #endif
  191. #if defined(CONFIG_ALPHA_GENERIC) || defined(CONFIG_ALPHA_PRIMO)
  192. struct alpha_machine_vector mikasa_primo_mv __initmv = {
  193. .vector_name = "Mikasa-Primo",
  194. DO_EV5_MMU,
  195. DO_DEFAULT_RTC,
  196. DO_CIA_IO,
  197. .machine_check = cia_machine_check,
  198. .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS,
  199. .min_io_address = DEFAULT_IO_BASE,
  200. .min_mem_address = CIA_DEFAULT_MEM_BASE,
  201. .nr_irqs = 32,
  202. .device_interrupt = mikasa_device_interrupt,
  203. .init_arch = cia_init_arch,
  204. .init_irq = mikasa_init_irq,
  205. .init_rtc = common_init_rtc,
  206. .init_pci = cia_init_pci,
  207. .kill_arch = cia_kill_arch,
  208. .pci_map_irq = mikasa_map_irq,
  209. .pci_swizzle = common_swizzle,
  210. };
  211. ALIAS_MV(mikasa_primo)
  212. #endif