fw.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/module.h>
  37. #include <linux/cache.h>
  38. #include "fw.h"
  39. #include "icm.h"
  40. enum {
  41. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  42. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  43. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  44. };
  45. extern void __buggy_use_of_MLX4_GET(void);
  46. extern void __buggy_use_of_MLX4_PUT(void);
  47. static bool enable_qos;
  48. module_param(enable_qos, bool, 0444);
  49. MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
  50. #define MLX4_GET(dest, source, offset) \
  51. do { \
  52. void *__p = (char *) (source) + (offset); \
  53. switch (sizeof (dest)) { \
  54. case 1: (dest) = *(u8 *) __p; break; \
  55. case 2: (dest) = be16_to_cpup(__p); break; \
  56. case 4: (dest) = be32_to_cpup(__p); break; \
  57. case 8: (dest) = be64_to_cpup(__p); break; \
  58. default: __buggy_use_of_MLX4_GET(); \
  59. } \
  60. } while (0)
  61. #define MLX4_PUT(dest, source, offset) \
  62. do { \
  63. void *__d = ((char *) (dest) + (offset)); \
  64. switch (sizeof(source)) { \
  65. case 1: *(u8 *) __d = (source); break; \
  66. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  67. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  68. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  69. default: __buggy_use_of_MLX4_PUT(); \
  70. } \
  71. } while (0)
  72. static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
  73. {
  74. static const char *fname[] = {
  75. [ 0] = "RC transport",
  76. [ 1] = "UC transport",
  77. [ 2] = "UD transport",
  78. [ 3] = "XRC transport",
  79. [ 4] = "reliable multicast",
  80. [ 5] = "FCoIB support",
  81. [ 6] = "SRQ support",
  82. [ 7] = "IPoIB checksum offload",
  83. [ 8] = "P_Key violation counter",
  84. [ 9] = "Q_Key violation counter",
  85. [10] = "VMM",
  86. [12] = "DPDP",
  87. [15] = "Big LSO headers",
  88. [16] = "MW support",
  89. [17] = "APM support",
  90. [18] = "Atomic ops support",
  91. [19] = "Raw multicast support",
  92. [20] = "Address vector port checking support",
  93. [21] = "UD multicast support",
  94. [24] = "Demand paging support",
  95. [25] = "Router support",
  96. [30] = "IBoE support",
  97. [32] = "Unicast loopback support",
  98. [34] = "FCS header control",
  99. [38] = "Wake On LAN support",
  100. [40] = "UDP RSS support",
  101. [41] = "Unicast VEP steering support",
  102. [42] = "Multicast VEP steering support",
  103. [48] = "Counters support",
  104. };
  105. int i;
  106. mlx4_dbg(dev, "DEV_CAP flags:\n");
  107. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  108. if (fname[i] && (flags & (1LL << i)))
  109. mlx4_dbg(dev, " %s\n", fname[i]);
  110. }
  111. static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
  112. {
  113. static const char * const fname[] = {
  114. [0] = "RSS support",
  115. [1] = "RSS Toeplitz Hash Function support",
  116. [2] = "RSS XOR Hash Function support"
  117. };
  118. int i;
  119. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  120. if (fname[i] && (flags & (1LL << i)))
  121. mlx4_dbg(dev, " %s\n", fname[i]);
  122. }
  123. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  124. {
  125. struct mlx4_cmd_mailbox *mailbox;
  126. u32 *inbox;
  127. int err = 0;
  128. #define MOD_STAT_CFG_IN_SIZE 0x100
  129. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  130. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  131. mailbox = mlx4_alloc_cmd_mailbox(dev);
  132. if (IS_ERR(mailbox))
  133. return PTR_ERR(mailbox);
  134. inbox = mailbox->buf;
  135. memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
  136. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  137. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  138. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  139. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  140. mlx4_free_cmd_mailbox(dev, mailbox);
  141. return err;
  142. }
  143. int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
  144. struct mlx4_vhcr *vhcr,
  145. struct mlx4_cmd_mailbox *inbox,
  146. struct mlx4_cmd_mailbox *outbox,
  147. struct mlx4_cmd_info *cmd)
  148. {
  149. u8 field;
  150. u32 size;
  151. int err = 0;
  152. #define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
  153. #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
  154. #define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
  155. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x10
  156. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x14
  157. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x18
  158. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x20
  159. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x24
  160. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x28
  161. #define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
  162. #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0X30
  163. #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
  164. #define QUERY_FUNC_CAP_ETH_PROPS_OFFSET 0xc
  165. if (vhcr->op_modifier == 1) {
  166. field = vhcr->in_modifier;
  167. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  168. field = 0; /* ensure fvl bit is not set */
  169. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  170. } else if (vhcr->op_modifier == 0) {
  171. field = 1 << 7; /* enable only ethernet interface */
  172. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
  173. field = dev->caps.num_ports;
  174. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  175. size = 0; /* no PF behavious is set for now */
  176. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  177. size = dev->caps.num_qps;
  178. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  179. size = dev->caps.num_srqs;
  180. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  181. size = dev->caps.num_cqs;
  182. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  183. size = dev->caps.num_eqs;
  184. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  185. size = dev->caps.reserved_eqs;
  186. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  187. size = dev->caps.num_mpts;
  188. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  189. size = dev->caps.num_mtts;
  190. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  191. size = dev->caps.num_mgms + dev->caps.num_amgms;
  192. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  193. } else
  194. err = -EINVAL;
  195. return err;
  196. }
  197. int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, struct mlx4_func_cap *func_cap)
  198. {
  199. struct mlx4_cmd_mailbox *mailbox;
  200. u32 *outbox;
  201. u8 field;
  202. u32 size;
  203. int i;
  204. int err = 0;
  205. mailbox = mlx4_alloc_cmd_mailbox(dev);
  206. if (IS_ERR(mailbox))
  207. return PTR_ERR(mailbox);
  208. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FUNC_CAP,
  209. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  210. if (err)
  211. goto out;
  212. outbox = mailbox->buf;
  213. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
  214. if (!(field & (1 << 7))) {
  215. mlx4_err(dev, "The host doesn't support eth interface\n");
  216. err = -EPROTONOSUPPORT;
  217. goto out;
  218. }
  219. MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  220. func_cap->num_ports = field;
  221. MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  222. func_cap->pf_context_behaviour = size;
  223. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  224. func_cap->qp_quota = size & 0xFFFFFF;
  225. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  226. func_cap->srq_quota = size & 0xFFFFFF;
  227. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  228. func_cap->cq_quota = size & 0xFFFFFF;
  229. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  230. func_cap->max_eq = size & 0xFFFFFF;
  231. MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  232. func_cap->reserved_eq = size & 0xFFFFFF;
  233. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  234. func_cap->mpt_quota = size & 0xFFFFFF;
  235. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  236. func_cap->mtt_quota = size & 0xFFFFFF;
  237. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  238. func_cap->mcg_quota = size & 0xFFFFFF;
  239. for (i = 1; i <= func_cap->num_ports; ++i) {
  240. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 1,
  241. MLX4_CMD_QUERY_FUNC_CAP,
  242. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  243. if (err)
  244. goto out;
  245. MLX4_GET(field, outbox, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  246. if (field & (1 << 7)) {
  247. mlx4_err(dev, "VLAN is enforced on this port\n");
  248. err = -EPROTONOSUPPORT;
  249. goto out;
  250. }
  251. if (field & (1 << 6)) {
  252. mlx4_err(dev, "Force mac is enabled on this port\n");
  253. err = -EPROTONOSUPPORT;
  254. goto out;
  255. }
  256. MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  257. func_cap->physical_port[i] = field;
  258. }
  259. /* All other resources are allocated by the master, but we still report
  260. * 'num' and 'reserved' capabilities as follows:
  261. * - num remains the maximum resource index
  262. * - 'num - reserved' is the total available objects of a resource, but
  263. * resource indices may be less than 'reserved'
  264. * TODO: set per-resource quotas */
  265. out:
  266. mlx4_free_cmd_mailbox(dev, mailbox);
  267. return err;
  268. }
  269. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  270. {
  271. struct mlx4_cmd_mailbox *mailbox;
  272. u32 *outbox;
  273. u8 field;
  274. u32 field32, flags, ext_flags;
  275. u16 size;
  276. u16 stat_rate;
  277. int err;
  278. int i;
  279. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  280. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  281. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  282. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  283. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  284. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  285. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  286. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  287. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  288. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  289. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  290. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  291. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  292. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  293. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  294. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  295. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  296. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  297. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  298. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  299. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  300. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  301. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  302. #define QUERY_DEV_CAP_RSS_OFFSET 0x2e
  303. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  304. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  305. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  306. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  307. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  308. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  309. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  310. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  311. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  312. #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
  313. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  314. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  315. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  316. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  317. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  318. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  319. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  320. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  321. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  322. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  323. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  324. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  325. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  326. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  327. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  328. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  329. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  330. #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
  331. #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
  332. #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
  333. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  334. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  335. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  336. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  337. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  338. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  339. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  340. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  341. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  342. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  343. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  344. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  345. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  346. dev_cap->flags2 = 0;
  347. mailbox = mlx4_alloc_cmd_mailbox(dev);
  348. if (IS_ERR(mailbox))
  349. return PTR_ERR(mailbox);
  350. outbox = mailbox->buf;
  351. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  352. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  353. if (err)
  354. goto out;
  355. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  356. dev_cap->reserved_qps = 1 << (field & 0xf);
  357. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  358. dev_cap->max_qps = 1 << (field & 0x1f);
  359. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  360. dev_cap->reserved_srqs = 1 << (field >> 4);
  361. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  362. dev_cap->max_srqs = 1 << (field & 0x1f);
  363. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  364. dev_cap->max_cq_sz = 1 << field;
  365. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  366. dev_cap->reserved_cqs = 1 << (field & 0xf);
  367. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  368. dev_cap->max_cqs = 1 << (field & 0x1f);
  369. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  370. dev_cap->max_mpts = 1 << (field & 0x3f);
  371. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  372. dev_cap->reserved_eqs = field & 0xf;
  373. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  374. dev_cap->max_eqs = 1 << (field & 0xf);
  375. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  376. dev_cap->reserved_mtts = 1 << (field >> 4);
  377. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  378. dev_cap->max_mrw_sz = 1 << field;
  379. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  380. dev_cap->reserved_mrws = 1 << (field & 0xf);
  381. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  382. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  383. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  384. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  385. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  386. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  387. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  388. field &= 0x1f;
  389. if (!field)
  390. dev_cap->max_gso_sz = 0;
  391. else
  392. dev_cap->max_gso_sz = 1 << field;
  393. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
  394. if (field & 0x20)
  395. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
  396. if (field & 0x10)
  397. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
  398. field &= 0xf;
  399. if (field) {
  400. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
  401. dev_cap->max_rss_tbl_sz = 1 << field;
  402. } else
  403. dev_cap->max_rss_tbl_sz = 0;
  404. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  405. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  406. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  407. dev_cap->local_ca_ack_delay = field & 0x1f;
  408. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  409. dev_cap->num_ports = field & 0xf;
  410. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  411. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  412. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  413. dev_cap->stat_rate_support = stat_rate;
  414. MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  415. MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  416. dev_cap->flags = flags | (u64)ext_flags << 32;
  417. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  418. dev_cap->reserved_uars = field >> 4;
  419. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  420. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  421. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  422. dev_cap->min_page_sz = 1 << field;
  423. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  424. if (field & 0x80) {
  425. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  426. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  427. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  428. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
  429. field = 3;
  430. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  431. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  432. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  433. } else {
  434. dev_cap->bf_reg_size = 0;
  435. mlx4_dbg(dev, "BlueFlame not available\n");
  436. }
  437. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  438. dev_cap->max_sq_sg = field;
  439. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  440. dev_cap->max_sq_desc_sz = size;
  441. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  442. dev_cap->max_qp_per_mcg = 1 << field;
  443. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  444. dev_cap->reserved_mgms = field & 0xf;
  445. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  446. dev_cap->max_mcgs = 1 << field;
  447. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  448. dev_cap->reserved_pds = field >> 4;
  449. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  450. dev_cap->max_pds = 1 << (field & 0x3f);
  451. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
  452. dev_cap->reserved_xrcds = field >> 4;
  453. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  454. dev_cap->max_xrcds = 1 << (field & 0x1f);
  455. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  456. dev_cap->rdmarc_entry_sz = size;
  457. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  458. dev_cap->qpc_entry_sz = size;
  459. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  460. dev_cap->aux_entry_sz = size;
  461. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  462. dev_cap->altc_entry_sz = size;
  463. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  464. dev_cap->eqc_entry_sz = size;
  465. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  466. dev_cap->cqc_entry_sz = size;
  467. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  468. dev_cap->srq_entry_sz = size;
  469. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  470. dev_cap->cmpt_entry_sz = size;
  471. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  472. dev_cap->mtt_entry_sz = size;
  473. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  474. dev_cap->dmpt_entry_sz = size;
  475. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  476. dev_cap->max_srq_sz = 1 << field;
  477. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  478. dev_cap->max_qp_sz = 1 << field;
  479. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  480. dev_cap->resize_srq = field & 1;
  481. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  482. dev_cap->max_rq_sg = field;
  483. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  484. dev_cap->max_rq_desc_sz = size;
  485. MLX4_GET(dev_cap->bmme_flags, outbox,
  486. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  487. MLX4_GET(dev_cap->reserved_lkey, outbox,
  488. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  489. MLX4_GET(dev_cap->max_icm_sz, outbox,
  490. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  491. if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  492. MLX4_GET(dev_cap->max_counters, outbox,
  493. QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
  494. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  495. for (i = 1; i <= dev_cap->num_ports; ++i) {
  496. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  497. dev_cap->max_vl[i] = field >> 4;
  498. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  499. dev_cap->ib_mtu[i] = field >> 4;
  500. dev_cap->max_port_width[i] = field & 0xf;
  501. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  502. dev_cap->max_gids[i] = 1 << (field & 0xf);
  503. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  504. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  505. }
  506. } else {
  507. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  508. #define QUERY_PORT_MTU_OFFSET 0x01
  509. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  510. #define QUERY_PORT_WIDTH_OFFSET 0x06
  511. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  512. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  513. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  514. #define QUERY_PORT_MAC_OFFSET 0x10
  515. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  516. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  517. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  518. for (i = 1; i <= dev_cap->num_ports; ++i) {
  519. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  520. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  521. if (err)
  522. goto out;
  523. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  524. dev_cap->supported_port_types[i] = field & 3;
  525. dev_cap->suggested_type[i] = (field >> 3) & 1;
  526. dev_cap->default_sense[i] = (field >> 4) & 1;
  527. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  528. dev_cap->ib_mtu[i] = field & 0xf;
  529. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  530. dev_cap->max_port_width[i] = field & 0xf;
  531. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  532. dev_cap->max_gids[i] = 1 << (field >> 4);
  533. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  534. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  535. dev_cap->max_vl[i] = field & 0xf;
  536. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  537. dev_cap->log_max_macs[i] = field & 0xf;
  538. dev_cap->log_max_vlans[i] = field >> 4;
  539. MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
  540. MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
  541. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  542. dev_cap->trans_type[i] = field32 >> 24;
  543. dev_cap->vendor_oui[i] = field32 & 0xffffff;
  544. MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  545. MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  546. }
  547. }
  548. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  549. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  550. /*
  551. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  552. * we can't use any EQs whose doorbell falls on that page,
  553. * even if the EQ itself isn't reserved.
  554. */
  555. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  556. dev_cap->reserved_eqs);
  557. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  558. (unsigned long long) dev_cap->max_icm_sz >> 20);
  559. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  560. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  561. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  562. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  563. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  564. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  565. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  566. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  567. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  568. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  569. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  570. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  571. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  572. dev_cap->max_pds, dev_cap->reserved_mgms);
  573. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  574. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  575. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  576. dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
  577. dev_cap->max_port_width[1]);
  578. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  579. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  580. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  581. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  582. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  583. mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
  584. mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
  585. dump_dev_cap_flags(dev, dev_cap->flags);
  586. dump_dev_cap_flags2(dev, dev_cap->flags2);
  587. out:
  588. mlx4_free_cmd_mailbox(dev, mailbox);
  589. return err;
  590. }
  591. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  592. struct mlx4_vhcr *vhcr,
  593. struct mlx4_cmd_mailbox *inbox,
  594. struct mlx4_cmd_mailbox *outbox,
  595. struct mlx4_cmd_info *cmd)
  596. {
  597. int err = 0;
  598. u8 field;
  599. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  600. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  601. if (err)
  602. return err;
  603. /* For guests, report Blueflame disabled */
  604. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
  605. field &= 0x7f;
  606. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
  607. return 0;
  608. }
  609. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  610. struct mlx4_vhcr *vhcr,
  611. struct mlx4_cmd_mailbox *inbox,
  612. struct mlx4_cmd_mailbox *outbox,
  613. struct mlx4_cmd_info *cmd)
  614. {
  615. u64 def_mac;
  616. u8 port_type;
  617. int err;
  618. #define MLX4_PORT_SUPPORT_IB (1 << 0)
  619. #define MLX4_PORT_SUGGEST_TYPE (1 << 3)
  620. #define MLX4_PORT_DEFAULT_SENSE (1 << 4)
  621. #define MLX4_VF_PORT_ETH_ONLY_MASK (0xff & ~MLX4_PORT_SUPPORT_IB & \
  622. ~MLX4_PORT_SUGGEST_TYPE & \
  623. ~MLX4_PORT_DEFAULT_SENSE)
  624. err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
  625. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  626. MLX4_CMD_NATIVE);
  627. if (!err && dev->caps.function != slave) {
  628. /* set slave default_mac address */
  629. MLX4_GET(def_mac, outbox->buf, QUERY_PORT_MAC_OFFSET);
  630. def_mac += slave << 8;
  631. MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
  632. /* get port type - currently only eth is enabled */
  633. MLX4_GET(port_type, outbox->buf,
  634. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  635. /* Allow only Eth port, no link sensing allowed */
  636. port_type &= MLX4_VF_PORT_ETH_ONLY_MASK;
  637. /* check eth is enabled for this port */
  638. if (!(port_type & 2))
  639. mlx4_dbg(dev, "QUERY PORT: eth not supported by host");
  640. MLX4_PUT(outbox->buf, port_type,
  641. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  642. }
  643. return err;
  644. }
  645. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  646. {
  647. struct mlx4_cmd_mailbox *mailbox;
  648. struct mlx4_icm_iter iter;
  649. __be64 *pages;
  650. int lg;
  651. int nent = 0;
  652. int i;
  653. int err = 0;
  654. int ts = 0, tc = 0;
  655. mailbox = mlx4_alloc_cmd_mailbox(dev);
  656. if (IS_ERR(mailbox))
  657. return PTR_ERR(mailbox);
  658. memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
  659. pages = mailbox->buf;
  660. for (mlx4_icm_first(icm, &iter);
  661. !mlx4_icm_last(&iter);
  662. mlx4_icm_next(&iter)) {
  663. /*
  664. * We have to pass pages that are aligned to their
  665. * size, so find the least significant 1 in the
  666. * address or size and use that as our log2 size.
  667. */
  668. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  669. if (lg < MLX4_ICM_PAGE_SHIFT) {
  670. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  671. MLX4_ICM_PAGE_SIZE,
  672. (unsigned long long) mlx4_icm_addr(&iter),
  673. mlx4_icm_size(&iter));
  674. err = -EINVAL;
  675. goto out;
  676. }
  677. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  678. if (virt != -1) {
  679. pages[nent * 2] = cpu_to_be64(virt);
  680. virt += 1 << lg;
  681. }
  682. pages[nent * 2 + 1] =
  683. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  684. (lg - MLX4_ICM_PAGE_SHIFT));
  685. ts += 1 << (lg - 10);
  686. ++tc;
  687. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  688. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  689. MLX4_CMD_TIME_CLASS_B,
  690. MLX4_CMD_NATIVE);
  691. if (err)
  692. goto out;
  693. nent = 0;
  694. }
  695. }
  696. }
  697. if (nent)
  698. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  699. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  700. if (err)
  701. goto out;
  702. switch (op) {
  703. case MLX4_CMD_MAP_FA:
  704. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  705. break;
  706. case MLX4_CMD_MAP_ICM_AUX:
  707. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  708. break;
  709. case MLX4_CMD_MAP_ICM:
  710. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  711. tc, ts, (unsigned long long) virt - (ts << 10));
  712. break;
  713. }
  714. out:
  715. mlx4_free_cmd_mailbox(dev, mailbox);
  716. return err;
  717. }
  718. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  719. {
  720. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  721. }
  722. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  723. {
  724. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
  725. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  726. }
  727. int mlx4_RUN_FW(struct mlx4_dev *dev)
  728. {
  729. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
  730. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  731. }
  732. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  733. {
  734. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  735. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  736. struct mlx4_cmd_mailbox *mailbox;
  737. u32 *outbox;
  738. int err = 0;
  739. u64 fw_ver;
  740. u16 cmd_if_rev;
  741. u8 lg;
  742. #define QUERY_FW_OUT_SIZE 0x100
  743. #define QUERY_FW_VER_OFFSET 0x00
  744. #define QUERY_FW_PPF_ID 0x09
  745. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  746. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  747. #define QUERY_FW_ERR_START_OFFSET 0x30
  748. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  749. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  750. #define QUERY_FW_SIZE_OFFSET 0x00
  751. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  752. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  753. #define QUERY_FW_COMM_BASE_OFFSET 0x40
  754. #define QUERY_FW_COMM_BAR_OFFSET 0x48
  755. mailbox = mlx4_alloc_cmd_mailbox(dev);
  756. if (IS_ERR(mailbox))
  757. return PTR_ERR(mailbox);
  758. outbox = mailbox->buf;
  759. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  760. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  761. if (err)
  762. goto out;
  763. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  764. /*
  765. * FW subminor version is at more significant bits than minor
  766. * version, so swap here.
  767. */
  768. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  769. ((fw_ver & 0xffff0000ull) >> 16) |
  770. ((fw_ver & 0x0000ffffull) << 16);
  771. MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
  772. dev->caps.function = lg;
  773. if (mlx4_is_slave(dev))
  774. goto out;
  775. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  776. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  777. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  778. mlx4_err(dev, "Installed FW has unsupported "
  779. "command interface revision %d.\n",
  780. cmd_if_rev);
  781. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  782. (int) (dev->caps.fw_ver >> 32),
  783. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  784. (int) dev->caps.fw_ver & 0xffff);
  785. mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
  786. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  787. err = -ENODEV;
  788. goto out;
  789. }
  790. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  791. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  792. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  793. cmd->max_cmds = 1 << lg;
  794. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  795. (int) (dev->caps.fw_ver >> 32),
  796. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  797. (int) dev->caps.fw_ver & 0xffff,
  798. cmd_if_rev, cmd->max_cmds);
  799. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  800. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  801. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  802. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  803. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  804. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  805. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  806. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  807. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  808. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  809. MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
  810. MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
  811. fw->comm_bar = (fw->comm_bar >> 6) * 2;
  812. mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
  813. fw->comm_bar, fw->comm_base);
  814. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  815. /*
  816. * Round up number of system pages needed in case
  817. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  818. */
  819. fw->fw_pages =
  820. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  821. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  822. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  823. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  824. out:
  825. mlx4_free_cmd_mailbox(dev, mailbox);
  826. return err;
  827. }
  828. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  829. struct mlx4_vhcr *vhcr,
  830. struct mlx4_cmd_mailbox *inbox,
  831. struct mlx4_cmd_mailbox *outbox,
  832. struct mlx4_cmd_info *cmd)
  833. {
  834. u8 *outbuf;
  835. int err;
  836. outbuf = outbox->buf;
  837. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  838. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  839. if (err)
  840. return err;
  841. /* for slaves, set pci PPF ID to invalid and zero out everything
  842. * else except FW version */
  843. outbuf[0] = outbuf[1] = 0;
  844. memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
  845. outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
  846. return 0;
  847. }
  848. static void get_board_id(void *vsd, char *board_id)
  849. {
  850. int i;
  851. #define VSD_OFFSET_SIG1 0x00
  852. #define VSD_OFFSET_SIG2 0xde
  853. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  854. #define VSD_OFFSET_TS_BOARD_ID 0x20
  855. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  856. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  857. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  858. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  859. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  860. } else {
  861. /*
  862. * The board ID is a string but the firmware byte
  863. * swaps each 4-byte word before passing it back to
  864. * us. Therefore we need to swab it before printing.
  865. */
  866. for (i = 0; i < 4; ++i)
  867. ((u32 *) board_id)[i] =
  868. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  869. }
  870. }
  871. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  872. {
  873. struct mlx4_cmd_mailbox *mailbox;
  874. u32 *outbox;
  875. int err;
  876. #define QUERY_ADAPTER_OUT_SIZE 0x100
  877. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  878. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  879. mailbox = mlx4_alloc_cmd_mailbox(dev);
  880. if (IS_ERR(mailbox))
  881. return PTR_ERR(mailbox);
  882. outbox = mailbox->buf;
  883. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  884. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  885. if (err)
  886. goto out;
  887. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  888. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  889. adapter->board_id);
  890. out:
  891. mlx4_free_cmd_mailbox(dev, mailbox);
  892. return err;
  893. }
  894. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  895. {
  896. struct mlx4_cmd_mailbox *mailbox;
  897. __be32 *inbox;
  898. int err;
  899. #define INIT_HCA_IN_SIZE 0x200
  900. #define INIT_HCA_VERSION_OFFSET 0x000
  901. #define INIT_HCA_VERSION 2
  902. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  903. #define INIT_HCA_FLAGS_OFFSET 0x014
  904. #define INIT_HCA_QPC_OFFSET 0x020
  905. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  906. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  907. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  908. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  909. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  910. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  911. #define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
  912. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  913. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  914. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  915. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  916. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  917. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  918. #define INIT_HCA_MCAST_OFFSET 0x0c0
  919. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  920. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  921. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  922. #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
  923. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  924. #define INIT_HCA_TPT_OFFSET 0x0f0
  925. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  926. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  927. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  928. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  929. #define INIT_HCA_UAR_OFFSET 0x120
  930. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  931. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  932. mailbox = mlx4_alloc_cmd_mailbox(dev);
  933. if (IS_ERR(mailbox))
  934. return PTR_ERR(mailbox);
  935. inbox = mailbox->buf;
  936. memset(inbox, 0, INIT_HCA_IN_SIZE);
  937. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  938. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  939. (ilog2(cache_line_size()) - 4) << 5;
  940. #if defined(__LITTLE_ENDIAN)
  941. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  942. #elif defined(__BIG_ENDIAN)
  943. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  944. #else
  945. #error Host endianness not defined
  946. #endif
  947. /* Check port for UD address vector: */
  948. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  949. /* Enable IPoIB checksumming if we can: */
  950. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  951. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  952. /* Enable QoS support if module parameter set */
  953. if (enable_qos)
  954. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  955. /* enable counters */
  956. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  957. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
  958. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  959. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  960. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  961. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  962. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  963. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  964. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  965. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  966. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  967. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  968. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  969. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  970. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  971. /* multicast attributes */
  972. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  973. MLX4_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  974. MLX4_PUT(inbox, param->log_mc_hash_sz, INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  975. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
  976. MLX4_PUT(inbox, (u8) (1 << 3), INIT_HCA_UC_STEERING_OFFSET);
  977. MLX4_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  978. /* TPT attributes */
  979. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  980. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  981. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  982. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  983. /* UAR attributes */
  984. MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  985. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  986. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
  987. MLX4_CMD_NATIVE);
  988. if (err)
  989. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  990. mlx4_free_cmd_mailbox(dev, mailbox);
  991. return err;
  992. }
  993. int mlx4_QUERY_HCA(struct mlx4_dev *dev,
  994. struct mlx4_init_hca_param *param)
  995. {
  996. struct mlx4_cmd_mailbox *mailbox;
  997. __be32 *outbox;
  998. int err;
  999. #define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
  1000. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1001. if (IS_ERR(mailbox))
  1002. return PTR_ERR(mailbox);
  1003. outbox = mailbox->buf;
  1004. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1005. MLX4_CMD_QUERY_HCA,
  1006. MLX4_CMD_TIME_CLASS_B,
  1007. !mlx4_is_slave(dev));
  1008. if (err)
  1009. goto out;
  1010. MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
  1011. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1012. MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
  1013. MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
  1014. MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
  1015. MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
  1016. MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
  1017. MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
  1018. MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
  1019. MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
  1020. MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
  1021. MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
  1022. MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
  1023. MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
  1024. /* multicast attributes */
  1025. MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
  1026. MLX4_GET(param->log_mc_entry_sz, outbox,
  1027. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1028. MLX4_GET(param->log_mc_hash_sz, outbox,
  1029. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1030. MLX4_GET(param->log_mc_table_sz, outbox,
  1031. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1032. /* TPT attributes */
  1033. MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
  1034. MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1035. MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
  1036. MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
  1037. /* UAR attributes */
  1038. MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1039. MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1040. out:
  1041. mlx4_free_cmd_mailbox(dev, mailbox);
  1042. return err;
  1043. }
  1044. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1045. struct mlx4_vhcr *vhcr,
  1046. struct mlx4_cmd_mailbox *inbox,
  1047. struct mlx4_cmd_mailbox *outbox,
  1048. struct mlx4_cmd_info *cmd)
  1049. {
  1050. struct mlx4_priv *priv = mlx4_priv(dev);
  1051. int port = vhcr->in_modifier;
  1052. int err;
  1053. if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
  1054. return 0;
  1055. if (dev->caps.port_mask[port] == MLX4_PORT_TYPE_IB)
  1056. return -ENODEV;
  1057. /* Enable port only if it was previously disabled */
  1058. if (!priv->mfunc.master.init_port_ref[port]) {
  1059. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1060. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1061. if (err)
  1062. return err;
  1063. }
  1064. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1065. ++priv->mfunc.master.init_port_ref[port];
  1066. return 0;
  1067. }
  1068. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  1069. {
  1070. struct mlx4_cmd_mailbox *mailbox;
  1071. u32 *inbox;
  1072. int err;
  1073. u32 flags;
  1074. u16 field;
  1075. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  1076. #define INIT_PORT_IN_SIZE 256
  1077. #define INIT_PORT_FLAGS_OFFSET 0x00
  1078. #define INIT_PORT_FLAG_SIG (1 << 18)
  1079. #define INIT_PORT_FLAG_NG (1 << 17)
  1080. #define INIT_PORT_FLAG_G0 (1 << 16)
  1081. #define INIT_PORT_VL_SHIFT 4
  1082. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  1083. #define INIT_PORT_MTU_OFFSET 0x04
  1084. #define INIT_PORT_MAX_GID_OFFSET 0x06
  1085. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  1086. #define INIT_PORT_GUID0_OFFSET 0x10
  1087. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  1088. #define INIT_PORT_SI_GUID_OFFSET 0x20
  1089. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1090. if (IS_ERR(mailbox))
  1091. return PTR_ERR(mailbox);
  1092. inbox = mailbox->buf;
  1093. memset(inbox, 0, INIT_PORT_IN_SIZE);
  1094. flags = 0;
  1095. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  1096. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  1097. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  1098. field = 128 << dev->caps.ib_mtu_cap[port];
  1099. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  1100. field = dev->caps.gid_table_len[port];
  1101. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  1102. field = dev->caps.pkey_table_len[port];
  1103. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  1104. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  1105. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1106. mlx4_free_cmd_mailbox(dev, mailbox);
  1107. } else
  1108. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1109. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1110. return err;
  1111. }
  1112. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  1113. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1114. struct mlx4_vhcr *vhcr,
  1115. struct mlx4_cmd_mailbox *inbox,
  1116. struct mlx4_cmd_mailbox *outbox,
  1117. struct mlx4_cmd_info *cmd)
  1118. {
  1119. struct mlx4_priv *priv = mlx4_priv(dev);
  1120. int port = vhcr->in_modifier;
  1121. int err;
  1122. if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
  1123. (1 << port)))
  1124. return 0;
  1125. if (dev->caps.port_mask[port] == MLX4_PORT_TYPE_IB)
  1126. return -ENODEV;
  1127. if (priv->mfunc.master.init_port_ref[port] == 1) {
  1128. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1129. MLX4_CMD_NATIVE);
  1130. if (err)
  1131. return err;
  1132. }
  1133. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1134. --priv->mfunc.master.init_port_ref[port];
  1135. return 0;
  1136. }
  1137. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  1138. {
  1139. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1140. MLX4_CMD_WRAPPED);
  1141. }
  1142. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  1143. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  1144. {
  1145. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
  1146. MLX4_CMD_NATIVE);
  1147. }
  1148. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  1149. {
  1150. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  1151. MLX4_CMD_SET_ICM_SIZE,
  1152. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1153. if (ret)
  1154. return ret;
  1155. /*
  1156. * Round up number of system pages needed in case
  1157. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1158. */
  1159. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1160. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1161. return 0;
  1162. }
  1163. int mlx4_NOP(struct mlx4_dev *dev)
  1164. {
  1165. /* Input modifier of 0x1f means "finish as soon as possible." */
  1166. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
  1167. }
  1168. #define MLX4_WOL_SETUP_MODE (5 << 28)
  1169. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
  1170. {
  1171. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1172. return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
  1173. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  1174. MLX4_CMD_NATIVE);
  1175. }
  1176. EXPORT_SYMBOL_GPL(mlx4_wol_read);
  1177. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
  1178. {
  1179. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1180. return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
  1181. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1182. }
  1183. EXPORT_SYMBOL_GPL(mlx4_wol_write);