pata_sis.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933
  1. /*
  2. * pata_sis.c - SiS ATA driver
  3. *
  4. * (C) 2005 Red Hat
  5. * (C) 2007,2009 Bartlomiej Zolnierkiewicz
  6. *
  7. * Based upon linux/drivers/ide/pci/sis5513.c
  8. * Copyright (C) 1999-2000 Andre Hedrick <andre@linux-ide.org>
  9. * Copyright (C) 2002 Lionel Bouton <Lionel.Bouton@inet6.fr>, Maintainer
  10. * Copyright (C) 2003 Vojtech Pavlik <vojtech@suse.cz>
  11. * SiS Taiwan : for direct support and hardware.
  12. * Daniela Engert : for initial ATA100 advices and numerous others.
  13. * John Fremlin, Manfred Spraul, Dave Morgan, Peter Kjellerstedt :
  14. * for checking code correctness, providing patches.
  15. * Original tests and design on the SiS620 chipset.
  16. * ATA100 tests and design on the SiS735 chipset.
  17. * ATA16/33 support from specs
  18. * ATA133 support for SiS961/962 by L.C. Chang <lcchang@sis.com.tw>
  19. *
  20. *
  21. * TODO
  22. * Check MWDMA on drives that don't support MWDMA speed pio cycles ?
  23. * More Testing
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/init.h>
  29. #include <linux/blkdev.h>
  30. #include <linux/delay.h>
  31. #include <linux/device.h>
  32. #include <scsi/scsi_host.h>
  33. #include <linux/libata.h>
  34. #include <linux/ata.h>
  35. #include "sis.h"
  36. #define DRV_NAME "pata_sis"
  37. #define DRV_VERSION "0.5.2"
  38. struct sis_chipset {
  39. u16 device; /* PCI host ID */
  40. const struct ata_port_info *info; /* Info block */
  41. /* Probably add family, cable detect type etc here to clean
  42. up code later */
  43. };
  44. struct sis_laptop {
  45. u16 device;
  46. u16 subvendor;
  47. u16 subdevice;
  48. };
  49. static const struct sis_laptop sis_laptop[] = {
  50. /* devid, subvendor, subdev */
  51. { 0x5513, 0x1043, 0x1107 }, /* ASUS A6K */
  52. { 0x5513, 0x1734, 0x105F }, /* FSC Amilo A1630 */
  53. { 0x5513, 0x1071, 0x8640 }, /* EasyNote K5305 */
  54. /* end marker */
  55. { 0, }
  56. };
  57. static int sis_short_ata40(struct pci_dev *dev)
  58. {
  59. const struct sis_laptop *lap = &sis_laptop[0];
  60. while (lap->device) {
  61. if (lap->device == dev->device &&
  62. lap->subvendor == dev->subsystem_vendor &&
  63. lap->subdevice == dev->subsystem_device)
  64. return 1;
  65. lap++;
  66. }
  67. return 0;
  68. }
  69. /**
  70. * sis_old_port_base - return PCI configuration base for dev
  71. * @adev: device
  72. *
  73. * Returns the base of the PCI configuration registers for this port
  74. * number.
  75. */
  76. static int sis_old_port_base(struct ata_device *adev)
  77. {
  78. return 0x40 + (4 * adev->link->ap->port_no) + (2 * adev->devno);
  79. }
  80. /**
  81. * sis_133_cable_detect - check for 40/80 pin
  82. * @ap: Port
  83. * @deadline: deadline jiffies for the operation
  84. *
  85. * Perform cable detection for the later UDMA133 capable
  86. * SiS chipset.
  87. */
  88. static int sis_133_cable_detect(struct ata_port *ap)
  89. {
  90. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  91. u16 tmp;
  92. /* The top bit of this register is the cable detect bit */
  93. pci_read_config_word(pdev, 0x50 + 2 * ap->port_no, &tmp);
  94. if ((tmp & 0x8000) && !sis_short_ata40(pdev))
  95. return ATA_CBL_PATA40;
  96. return ATA_CBL_PATA80;
  97. }
  98. /**
  99. * sis_66_cable_detect - check for 40/80 pin
  100. * @ap: Port
  101. *
  102. * Perform cable detection on the UDMA66, UDMA100 and early UDMA133
  103. * SiS IDE controllers.
  104. */
  105. static int sis_66_cable_detect(struct ata_port *ap)
  106. {
  107. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  108. u8 tmp;
  109. /* Older chips keep cable detect in bits 4/5 of reg 0x48 */
  110. pci_read_config_byte(pdev, 0x48, &tmp);
  111. tmp >>= ap->port_no;
  112. if ((tmp & 0x10) && !sis_short_ata40(pdev))
  113. return ATA_CBL_PATA40;
  114. return ATA_CBL_PATA80;
  115. }
  116. /**
  117. * sis_pre_reset - probe begin
  118. * @link: ATA link
  119. * @deadline: deadline jiffies for the operation
  120. *
  121. * Set up cable type and use generic probe init
  122. */
  123. static int sis_pre_reset(struct ata_link *link, unsigned long deadline)
  124. {
  125. static const struct pci_bits sis_enable_bits[] = {
  126. { 0x4aU, 1U, 0x02UL, 0x02UL }, /* port 0 */
  127. { 0x4aU, 1U, 0x04UL, 0x04UL }, /* port 1 */
  128. };
  129. struct ata_port *ap = link->ap;
  130. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  131. if (!pci_test_config_bits(pdev, &sis_enable_bits[ap->port_no]))
  132. return -ENOENT;
  133. /* Clear the FIFO settings. We can't enable the FIFO until
  134. we know we are poking at a disk */
  135. pci_write_config_byte(pdev, 0x4B, 0);
  136. return ata_sff_prereset(link, deadline);
  137. }
  138. /**
  139. * sis_set_fifo - Set RWP fifo bits for this device
  140. * @ap: Port
  141. * @adev: Device
  142. *
  143. * SIS chipsets implement prefetch/postwrite bits for each device
  144. * on both channels. This functionality is not ATAPI compatible and
  145. * must be configured according to the class of device present
  146. */
  147. static void sis_set_fifo(struct ata_port *ap, struct ata_device *adev)
  148. {
  149. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  150. u8 fifoctrl;
  151. u8 mask = 0x11;
  152. mask <<= (2 * ap->port_no);
  153. mask <<= adev->devno;
  154. /* This holds various bits including the FIFO control */
  155. pci_read_config_byte(pdev, 0x4B, &fifoctrl);
  156. fifoctrl &= ~mask;
  157. /* Enable for ATA (disk) only */
  158. if (adev->class == ATA_DEV_ATA)
  159. fifoctrl |= mask;
  160. pci_write_config_byte(pdev, 0x4B, fifoctrl);
  161. }
  162. /**
  163. * sis_old_set_piomode - Initialize host controller PATA PIO timings
  164. * @ap: Port whose timings we are configuring
  165. * @adev: Device we are configuring for.
  166. *
  167. * Set PIO mode for device, in host controller PCI config space. This
  168. * function handles PIO set up for all chips that are pre ATA100 and
  169. * also early ATA100 devices.
  170. *
  171. * LOCKING:
  172. * None (inherited from caller).
  173. */
  174. static void sis_old_set_piomode (struct ata_port *ap, struct ata_device *adev)
  175. {
  176. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  177. int port = sis_old_port_base(adev);
  178. u8 t1, t2;
  179. int speed = adev->pio_mode - XFER_PIO_0;
  180. const u8 active[] = { 0x00, 0x07, 0x04, 0x03, 0x01 };
  181. const u8 recovery[] = { 0x00, 0x06, 0x04, 0x03, 0x03 };
  182. sis_set_fifo(ap, adev);
  183. pci_read_config_byte(pdev, port, &t1);
  184. pci_read_config_byte(pdev, port + 1, &t2);
  185. t1 &= ~0x0F; /* Clear active/recovery timings */
  186. t2 &= ~0x07;
  187. t1 |= active[speed];
  188. t2 |= recovery[speed];
  189. pci_write_config_byte(pdev, port, t1);
  190. pci_write_config_byte(pdev, port + 1, t2);
  191. }
  192. /**
  193. * sis_100_set_piomode - Initialize host controller PATA PIO timings
  194. * @ap: Port whose timings we are configuring
  195. * @adev: Device we are configuring for.
  196. *
  197. * Set PIO mode for device, in host controller PCI config space. This
  198. * function handles PIO set up for ATA100 devices and early ATA133.
  199. *
  200. * LOCKING:
  201. * None (inherited from caller).
  202. */
  203. static void sis_100_set_piomode (struct ata_port *ap, struct ata_device *adev)
  204. {
  205. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  206. int port = sis_old_port_base(adev);
  207. int speed = adev->pio_mode - XFER_PIO_0;
  208. const u8 actrec[] = { 0x00, 0x67, 0x44, 0x33, 0x31 };
  209. sis_set_fifo(ap, adev);
  210. pci_write_config_byte(pdev, port, actrec[speed]);
  211. }
  212. /**
  213. * sis_133_do_piomode - Initialize host controller PATA PIO/DMA timings
  214. * @ap: Port whose timings we are configuring
  215. * @adev: Device we are configuring for.
  216. *
  217. * Set PIO mode for device, in host controller PCI config space. This
  218. * function handles PIO set up for the later ATA133 devices. The same
  219. * timings are used for MWDMA.
  220. *
  221. * LOCKING:
  222. * None (inherited from caller).
  223. */
  224. static void sis_133_do_piomode(struct ata_port *ap, struct ata_device *adev,
  225. int speed)
  226. {
  227. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  228. int port = 0x40;
  229. u32 t1;
  230. u32 reg54;
  231. const u32 timing133[] = {
  232. 0x28269000, /* Recovery << 24 | Act << 16 | Ini << 12 */
  233. 0x0C266000,
  234. 0x04263000,
  235. 0x0C0A3000,
  236. 0x05093000
  237. };
  238. const u32 timing100[] = {
  239. 0x1E1C6000, /* Recovery << 24 | Act << 16 | Ini << 12 */
  240. 0x091C4000,
  241. 0x031C2000,
  242. 0x09072000,
  243. 0x04062000
  244. };
  245. sis_set_fifo(ap, adev);
  246. /* If bit 14 is set then the registers are mapped at 0x70 not 0x40 */
  247. pci_read_config_dword(pdev, 0x54, &reg54);
  248. if (reg54 & 0x40000000)
  249. port = 0x70;
  250. port += 8 * ap->port_no + 4 * adev->devno;
  251. pci_read_config_dword(pdev, port, &t1);
  252. t1 &= 0xC0C00FFF; /* Mask out timing */
  253. if (t1 & 0x08) /* 100 or 133 ? */
  254. t1 |= timing133[speed];
  255. else
  256. t1 |= timing100[speed];
  257. pci_write_config_byte(pdev, port, t1);
  258. }
  259. /**
  260. * sis_133_set_piomode - Initialize host controller PATA PIO timings
  261. * @ap: Port whose timings we are configuring
  262. * @adev: Device we are configuring for.
  263. *
  264. * Set PIO mode for device, in host controller PCI config space. This
  265. * function handles PIO set up for the later ATA133 devices.
  266. *
  267. * LOCKING:
  268. * None (inherited from caller).
  269. */
  270. static void sis_133_set_piomode (struct ata_port *ap, struct ata_device *adev)
  271. {
  272. sis_133_do_piomode(ap, adev, adev->pio_mode - XFER_PIO_0);
  273. }
  274. /**
  275. * mwdma_clip_to_pio - clip MWDMA mode
  276. * @adev: device
  277. *
  278. * As the SiS shared MWDMA and PIO timings we must program the equivalent
  279. * PIO timing for the MWDMA mode but we must not program one higher than
  280. * the permitted PIO timing of the device.
  281. */
  282. static int mwdma_clip_to_pio(struct ata_device *adev)
  283. {
  284. const int mwdma_to_pio[3] = {
  285. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  286. };
  287. return min(mwdma_to_pio[adev->dma_mode - XFER_MW_DMA_0],
  288. adev->pio_mode - XFER_PIO_0);
  289. }
  290. /**
  291. * sis_old_set_dmamode - Initialize host controller PATA DMA timings
  292. * @ap: Port whose timings we are configuring
  293. * @adev: Device to program
  294. *
  295. * Set UDMA/MWDMA mode for device, in host controller PCI config space.
  296. * Handles pre UDMA and UDMA33 devices. Supports MWDMA as well unlike
  297. * the old ide/pci driver.
  298. *
  299. * LOCKING:
  300. * None (inherited from caller).
  301. */
  302. static void sis_old_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  303. {
  304. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  305. int speed = adev->dma_mode - XFER_MW_DMA_0;
  306. int drive_pci = sis_old_port_base(adev);
  307. u16 timing;
  308. const u16 mwdma_bits[] = { 0x008, 0x302, 0x301 };
  309. const u16 udma_bits[] = { 0xE000, 0xC000, 0xA000 };
  310. pci_read_config_word(pdev, drive_pci, &timing);
  311. if (adev->dma_mode < XFER_UDMA_0) {
  312. /* bits 3-0 hold recovery timing bits 8-10 active timing and
  313. the higher bits are dependant on the device */
  314. speed = mwdma_clip_to_pio(adev);
  315. timing &= ~0x870F;
  316. timing |= mwdma_bits[speed];
  317. } else {
  318. /* Bit 15 is UDMA on/off, bit 13-14 are cycle time */
  319. speed = adev->dma_mode - XFER_UDMA_0;
  320. timing &= ~0x6000;
  321. timing |= udma_bits[speed];
  322. }
  323. pci_write_config_word(pdev, drive_pci, timing);
  324. }
  325. /**
  326. * sis_66_set_dmamode - Initialize host controller PATA DMA timings
  327. * @ap: Port whose timings we are configuring
  328. * @adev: Device to program
  329. *
  330. * Set UDMA/MWDMA mode for device, in host controller PCI config space.
  331. * Handles UDMA66 and early UDMA100 devices. Supports MWDMA as well unlike
  332. * the old ide/pci driver.
  333. *
  334. * LOCKING:
  335. * None (inherited from caller).
  336. */
  337. static void sis_66_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  338. {
  339. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  340. int speed = adev->dma_mode - XFER_MW_DMA_0;
  341. int drive_pci = sis_old_port_base(adev);
  342. u16 timing;
  343. /* MWDMA 0-2 and UDMA 0-5 */
  344. const u16 mwdma_bits[] = { 0x008, 0x302, 0x301 };
  345. const u16 udma_bits[] = { 0xF000, 0xD000, 0xB000, 0xA000, 0x9000, 0x8000 };
  346. pci_read_config_word(pdev, drive_pci, &timing);
  347. if (adev->dma_mode < XFER_UDMA_0) {
  348. /* bits 3-0 hold recovery timing bits 8-10 active timing and
  349. the higher bits are dependant on the device, bit 15 udma */
  350. speed = mwdma_clip_to_pio(adev);
  351. timing &= ~0x870F;
  352. timing |= mwdma_bits[speed];
  353. } else {
  354. /* Bit 15 is UDMA on/off, bit 12-14 are cycle time */
  355. speed = adev->dma_mode - XFER_UDMA_0;
  356. timing &= ~0xF000;
  357. timing |= udma_bits[speed];
  358. }
  359. pci_write_config_word(pdev, drive_pci, timing);
  360. }
  361. /**
  362. * sis_100_set_dmamode - Initialize host controller PATA DMA timings
  363. * @ap: Port whose timings we are configuring
  364. * @adev: Device to program
  365. *
  366. * Set UDMA/MWDMA mode for device, in host controller PCI config space.
  367. * Handles later UDMA100 devices.
  368. *
  369. * LOCKING:
  370. * None (inherited from caller).
  371. */
  372. static void sis_100_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  373. {
  374. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  375. int speed = adev->dma_mode - XFER_MW_DMA_0;
  376. int drive_pci = sis_old_port_base(adev);
  377. u16 timing;
  378. const u16 udma_bits[] = {
  379. 0x8B00, 0x8700, 0x8500, 0x8300, 0x8200, 0x8100};
  380. const u8 mwdma_bits[] = { 0x08, 0x32, 0x31 };
  381. pci_read_config_word(pdev, drive_pci, &timing);
  382. if (adev->dma_mode < XFER_UDMA_0) {
  383. speed = mwdma_clip_to_pio(adev);
  384. timing &= ~0x80FF;
  385. timing |= mwdma_bits[speed];
  386. } else {
  387. /* Bit 7 is UDMA on/off, bit 0-3 are cycle time */
  388. speed = adev->dma_mode - XFER_UDMA_0;
  389. timing &= ~0x8F00;
  390. timing |= udma_bits[speed];
  391. }
  392. pci_write_config_word(pdev, drive_pci, timing);
  393. }
  394. /**
  395. * sis_133_early_set_dmamode - Initialize host controller PATA DMA timings
  396. * @ap: Port whose timings we are configuring
  397. * @adev: Device to program
  398. *
  399. * Set UDMA/MWDMA mode for device, in host controller PCI config space.
  400. * Handles early SiS 961 bridges.
  401. *
  402. * LOCKING:
  403. * None (inherited from caller).
  404. */
  405. static void sis_133_early_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  406. {
  407. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  408. int speed = adev->dma_mode - XFER_MW_DMA_0;
  409. int drive_pci = sis_old_port_base(adev);
  410. u16 timing;
  411. /* Bits 15-12 are timing */
  412. static const u16 udma_bits[] = {
  413. 0x8F00, 0x8A00, 0x8700, 0x8500, 0x8300, 0x8200, 0x8100
  414. };
  415. static const u8 mwdma_bits[] = { 0x08, 0x32, 0x31 };
  416. pci_read_config_word(pdev, drive_pci, &timing);
  417. if (adev->dma_mode < XFER_UDMA_0) {
  418. speed = mwdma_clip_to_pio(adev);
  419. timing &= ~0x80FF;
  420. timing = mwdma_bits[speed];
  421. } else {
  422. /* Bit 7 is UDMA on/off, bit 0-3 are cycle time */
  423. speed = adev->dma_mode - XFER_UDMA_0;
  424. timing &= ~0x8F00;
  425. timing |= udma_bits[speed];
  426. }
  427. pci_write_config_word(pdev, drive_pci, timing);
  428. }
  429. /**
  430. * sis_133_set_dmamode - Initialize host controller PATA DMA timings
  431. * @ap: Port whose timings we are configuring
  432. * @adev: Device to program
  433. *
  434. * Set UDMA/MWDMA mode for device, in host controller PCI config space.
  435. *
  436. * LOCKING:
  437. * None (inherited from caller).
  438. */
  439. static void sis_133_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  440. {
  441. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  442. int speed = adev->dma_mode - XFER_MW_DMA_0;
  443. int port = 0x40;
  444. u32 t1;
  445. u32 reg54;
  446. /* bits 4- cycle time 8 - cvs time */
  447. static const u32 timing_u100[] = { 0x6B0, 0x470, 0x350, 0x140, 0x120, 0x110, 0x000 };
  448. static const u32 timing_u133[] = { 0x9F0, 0x6A0, 0x470, 0x250, 0x230, 0x220, 0x210 };
  449. /* If bit 14 is set then the registers are mapped at 0x70 not 0x40 */
  450. pci_read_config_dword(pdev, 0x54, &reg54);
  451. if (reg54 & 0x40000000)
  452. port = 0x70;
  453. port += (8 * ap->port_no) + (4 * adev->devno);
  454. pci_read_config_dword(pdev, port, &t1);
  455. if (adev->dma_mode < XFER_UDMA_0) {
  456. speed = mwdma_clip_to_pio(adev);
  457. sis_133_do_piomode(ap, adev, speed);
  458. t1 &= ~4; /* UDMA off */
  459. } else {
  460. speed = adev->dma_mode - XFER_UDMA_0;
  461. /* if & 8 no UDMA133 - need info for ... */
  462. t1 &= ~0x00000FF0;
  463. t1 |= 0x00000004;
  464. if (t1 & 0x08)
  465. t1 |= timing_u133[speed];
  466. else
  467. t1 |= timing_u100[speed];
  468. }
  469. pci_write_config_dword(pdev, port, t1);
  470. }
  471. static struct scsi_host_template sis_sht = {
  472. ATA_BMDMA_SHT(DRV_NAME),
  473. };
  474. static struct ata_port_operations sis_133_for_sata_ops = {
  475. .inherits = &ata_bmdma_port_ops,
  476. .set_piomode = sis_133_set_piomode,
  477. .set_dmamode = sis_133_set_dmamode,
  478. .cable_detect = sis_133_cable_detect,
  479. };
  480. static struct ata_port_operations sis_base_ops = {
  481. .inherits = &ata_bmdma_port_ops,
  482. .prereset = sis_pre_reset,
  483. };
  484. static struct ata_port_operations sis_133_ops = {
  485. .inherits = &sis_base_ops,
  486. .set_piomode = sis_133_set_piomode,
  487. .set_dmamode = sis_133_set_dmamode,
  488. .cable_detect = sis_133_cable_detect,
  489. };
  490. static struct ata_port_operations sis_133_early_ops = {
  491. .inherits = &sis_base_ops,
  492. .set_piomode = sis_100_set_piomode,
  493. .set_dmamode = sis_133_early_set_dmamode,
  494. .cable_detect = sis_66_cable_detect,
  495. };
  496. static struct ata_port_operations sis_100_ops = {
  497. .inherits = &sis_base_ops,
  498. .set_piomode = sis_100_set_piomode,
  499. .set_dmamode = sis_100_set_dmamode,
  500. .cable_detect = sis_66_cable_detect,
  501. };
  502. static struct ata_port_operations sis_66_ops = {
  503. .inherits = &sis_base_ops,
  504. .set_piomode = sis_old_set_piomode,
  505. .set_dmamode = sis_66_set_dmamode,
  506. .cable_detect = sis_66_cable_detect,
  507. };
  508. static struct ata_port_operations sis_old_ops = {
  509. .inherits = &sis_base_ops,
  510. .set_piomode = sis_old_set_piomode,
  511. .set_dmamode = sis_old_set_dmamode,
  512. .cable_detect = ata_cable_40wire,
  513. };
  514. static const struct ata_port_info sis_info = {
  515. .flags = ATA_FLAG_SLAVE_POSS,
  516. .pio_mask = ATA_PIO4,
  517. .mwdma_mask = ATA_MWDMA2,
  518. /* No UDMA */
  519. .port_ops = &sis_old_ops,
  520. };
  521. static const struct ata_port_info sis_info33 = {
  522. .flags = ATA_FLAG_SLAVE_POSS,
  523. .pio_mask = ATA_PIO4,
  524. .mwdma_mask = ATA_MWDMA2,
  525. .udma_mask = ATA_UDMA2,
  526. .port_ops = &sis_old_ops,
  527. };
  528. static const struct ata_port_info sis_info66 = {
  529. .flags = ATA_FLAG_SLAVE_POSS,
  530. .pio_mask = ATA_PIO4,
  531. /* No MWDMA */
  532. .udma_mask = ATA_UDMA4,
  533. .port_ops = &sis_66_ops,
  534. };
  535. static const struct ata_port_info sis_info100 = {
  536. .flags = ATA_FLAG_SLAVE_POSS,
  537. .pio_mask = ATA_PIO4,
  538. /* No MWDMA */
  539. .udma_mask = ATA_UDMA5,
  540. .port_ops = &sis_100_ops,
  541. };
  542. static const struct ata_port_info sis_info100_early = {
  543. .flags = ATA_FLAG_SLAVE_POSS,
  544. .pio_mask = ATA_PIO4,
  545. /* No MWDMA */
  546. .udma_mask = ATA_UDMA5,
  547. .port_ops = &sis_66_ops,
  548. };
  549. static const struct ata_port_info sis_info133 = {
  550. .flags = ATA_FLAG_SLAVE_POSS,
  551. .pio_mask = ATA_PIO4,
  552. /* No MWDMA */
  553. .udma_mask = ATA_UDMA6,
  554. .port_ops = &sis_133_ops,
  555. };
  556. const struct ata_port_info sis_info133_for_sata = {
  557. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  558. .pio_mask = ATA_PIO4,
  559. /* No MWDMA */
  560. .udma_mask = ATA_UDMA6,
  561. .port_ops = &sis_133_for_sata_ops,
  562. };
  563. static const struct ata_port_info sis_info133_early = {
  564. .flags = ATA_FLAG_SLAVE_POSS,
  565. .pio_mask = ATA_PIO4,
  566. /* No MWDMA */
  567. .udma_mask = ATA_UDMA6,
  568. .port_ops = &sis_133_early_ops,
  569. };
  570. /* Privately shared with the SiS180 SATA driver, not for use elsewhere */
  571. EXPORT_SYMBOL_GPL(sis_info133_for_sata);
  572. static void sis_fixup(struct pci_dev *pdev, struct sis_chipset *sis)
  573. {
  574. u16 regw;
  575. u8 reg;
  576. if (sis->info == &sis_info133) {
  577. pci_read_config_word(pdev, 0x50, &regw);
  578. if (regw & 0x08)
  579. pci_write_config_word(pdev, 0x50, regw & ~0x08);
  580. pci_read_config_word(pdev, 0x52, &regw);
  581. if (regw & 0x08)
  582. pci_write_config_word(pdev, 0x52, regw & ~0x08);
  583. return;
  584. }
  585. if (sis->info == &sis_info133_early || sis->info == &sis_info100) {
  586. /* Fix up latency */
  587. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x80);
  588. /* Set compatibility bit */
  589. pci_read_config_byte(pdev, 0x49, &reg);
  590. if (!(reg & 0x01))
  591. pci_write_config_byte(pdev, 0x49, reg | 0x01);
  592. return;
  593. }
  594. if (sis->info == &sis_info66 || sis->info == &sis_info100_early) {
  595. /* Fix up latency */
  596. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x80);
  597. /* Set compatibility bit */
  598. pci_read_config_byte(pdev, 0x52, &reg);
  599. if (!(reg & 0x04))
  600. pci_write_config_byte(pdev, 0x52, reg | 0x04);
  601. return;
  602. }
  603. if (sis->info == &sis_info33) {
  604. pci_read_config_byte(pdev, PCI_CLASS_PROG, &reg);
  605. if (( reg & 0x0F ) != 0x00)
  606. pci_write_config_byte(pdev, PCI_CLASS_PROG, reg & 0xF0);
  607. /* Fall through to ATA16 fixup below */
  608. }
  609. if (sis->info == &sis_info || sis->info == &sis_info33) {
  610. /* force per drive recovery and active timings
  611. needed on ATA_33 and below chips */
  612. pci_read_config_byte(pdev, 0x52, &reg);
  613. if (!(reg & 0x08))
  614. pci_write_config_byte(pdev, 0x52, reg|0x08);
  615. return;
  616. }
  617. BUG();
  618. }
  619. /**
  620. * sis_init_one - Register SiS ATA PCI device with kernel services
  621. * @pdev: PCI device to register
  622. * @ent: Entry in sis_pci_tbl matching with @pdev
  623. *
  624. * Called from kernel PCI layer. We probe for combined mode (sigh),
  625. * and then hand over control to libata, for it to do the rest.
  626. *
  627. * LOCKING:
  628. * Inherited from PCI layer (may sleep).
  629. *
  630. * RETURNS:
  631. * Zero on success, or -ERRNO value.
  632. */
  633. static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  634. {
  635. static int printed_version;
  636. const struct ata_port_info *ppi[] = { NULL, NULL };
  637. struct pci_dev *host = NULL;
  638. struct sis_chipset *chipset = NULL;
  639. struct sis_chipset *sets;
  640. int rc;
  641. static struct sis_chipset sis_chipsets[] = {
  642. { 0x0968, &sis_info133 },
  643. { 0x0966, &sis_info133 },
  644. { 0x0965, &sis_info133 },
  645. { 0x0745, &sis_info100 },
  646. { 0x0735, &sis_info100 },
  647. { 0x0733, &sis_info100 },
  648. { 0x0635, &sis_info100 },
  649. { 0x0633, &sis_info100 },
  650. { 0x0730, &sis_info100_early }, /* 100 with ATA 66 layout */
  651. { 0x0550, &sis_info100_early }, /* 100 with ATA 66 layout */
  652. { 0x0640, &sis_info66 },
  653. { 0x0630, &sis_info66 },
  654. { 0x0620, &sis_info66 },
  655. { 0x0540, &sis_info66 },
  656. { 0x0530, &sis_info66 },
  657. { 0x5600, &sis_info33 },
  658. { 0x5598, &sis_info33 },
  659. { 0x5597, &sis_info33 },
  660. { 0x5591, &sis_info33 },
  661. { 0x5582, &sis_info33 },
  662. { 0x5581, &sis_info33 },
  663. { 0x5596, &sis_info },
  664. { 0x5571, &sis_info },
  665. { 0x5517, &sis_info },
  666. { 0x5511, &sis_info },
  667. {0}
  668. };
  669. static struct sis_chipset sis133_early = {
  670. 0x0, &sis_info133_early
  671. };
  672. static struct sis_chipset sis133 = {
  673. 0x0, &sis_info133
  674. };
  675. static struct sis_chipset sis100_early = {
  676. 0x0, &sis_info100_early
  677. };
  678. static struct sis_chipset sis100 = {
  679. 0x0, &sis_info100
  680. };
  681. if (!printed_version++)
  682. dev_printk(KERN_DEBUG, &pdev->dev,
  683. "version " DRV_VERSION "\n");
  684. rc = pcim_enable_device(pdev);
  685. if (rc)
  686. return rc;
  687. /* We have to find the bridge first */
  688. for (sets = &sis_chipsets[0]; sets->device; sets++) {
  689. host = pci_get_device(PCI_VENDOR_ID_SI, sets->device, NULL);
  690. if (host != NULL) {
  691. chipset = sets; /* Match found */
  692. if (sets->device == 0x630) { /* SIS630 */
  693. if (host->revision >= 0x30) /* 630 ET */
  694. chipset = &sis100_early;
  695. }
  696. break;
  697. }
  698. }
  699. /* Look for concealed bridges */
  700. if (chipset == NULL) {
  701. /* Second check */
  702. u32 idemisc;
  703. u16 trueid;
  704. /* Disable ID masking and register remapping then
  705. see what the real ID is */
  706. pci_read_config_dword(pdev, 0x54, &idemisc);
  707. pci_write_config_dword(pdev, 0x54, idemisc & 0x7fffffff);
  708. pci_read_config_word(pdev, PCI_DEVICE_ID, &trueid);
  709. pci_write_config_dword(pdev, 0x54, idemisc);
  710. switch(trueid) {
  711. case 0x5518: /* SIS 962/963 */
  712. chipset = &sis133;
  713. if ((idemisc & 0x40000000) == 0) {
  714. pci_write_config_dword(pdev, 0x54, idemisc | 0x40000000);
  715. printk(KERN_INFO "SIS5513: Switching to 5513 register mapping\n");
  716. }
  717. break;
  718. case 0x0180: /* SIS 965/965L */
  719. chipset = &sis133;
  720. break;
  721. case 0x1180: /* SIS 966/966L */
  722. chipset = &sis133;
  723. break;
  724. }
  725. }
  726. /* Further check */
  727. if (chipset == NULL) {
  728. struct pci_dev *lpc_bridge;
  729. u16 trueid;
  730. u8 prefctl;
  731. u8 idecfg;
  732. /* Try the second unmasking technique */
  733. pci_read_config_byte(pdev, 0x4a, &idecfg);
  734. pci_write_config_byte(pdev, 0x4a, idecfg | 0x10);
  735. pci_read_config_word(pdev, PCI_DEVICE_ID, &trueid);
  736. pci_write_config_byte(pdev, 0x4a, idecfg);
  737. switch(trueid) {
  738. case 0x5517:
  739. lpc_bridge = pci_get_slot(pdev->bus, 0x10); /* Bus 0 Dev 2 Fn 0 */
  740. if (lpc_bridge == NULL)
  741. break;
  742. pci_read_config_byte(pdev, 0x49, &prefctl);
  743. pci_dev_put(lpc_bridge);
  744. if (lpc_bridge->revision == 0x10 && (prefctl & 0x80)) {
  745. chipset = &sis133_early;
  746. break;
  747. }
  748. chipset = &sis100;
  749. break;
  750. }
  751. }
  752. pci_dev_put(host);
  753. /* No chipset info, no support */
  754. if (chipset == NULL)
  755. return -ENODEV;
  756. ppi[0] = chipset->info;
  757. sis_fixup(pdev, chipset);
  758. return ata_pci_sff_init_one(pdev, ppi, &sis_sht, chipset);
  759. }
  760. #ifdef CONFIG_PM
  761. static int sis_reinit_one(struct pci_dev *pdev)
  762. {
  763. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  764. int rc;
  765. rc = ata_pci_device_do_resume(pdev);
  766. if (rc)
  767. return rc;
  768. sis_fixup(pdev, host->private_data);
  769. ata_host_resume(host);
  770. return 0;
  771. }
  772. #endif
  773. static const struct pci_device_id sis_pci_tbl[] = {
  774. { PCI_VDEVICE(SI, 0x5513), }, /* SiS 5513 */
  775. { PCI_VDEVICE(SI, 0x5518), }, /* SiS 5518 */
  776. { PCI_VDEVICE(SI, 0x1180), }, /* SiS 1180 */
  777. { }
  778. };
  779. static struct pci_driver sis_pci_driver = {
  780. .name = DRV_NAME,
  781. .id_table = sis_pci_tbl,
  782. .probe = sis_init_one,
  783. .remove = ata_pci_remove_one,
  784. #ifdef CONFIG_PM
  785. .suspend = ata_pci_device_suspend,
  786. .resume = sis_reinit_one,
  787. #endif
  788. };
  789. static int __init sis_init(void)
  790. {
  791. return pci_register_driver(&sis_pci_driver);
  792. }
  793. static void __exit sis_exit(void)
  794. {
  795. pci_unregister_driver(&sis_pci_driver);
  796. }
  797. module_init(sis_init);
  798. module_exit(sis_exit);
  799. MODULE_AUTHOR("Alan Cox");
  800. MODULE_DESCRIPTION("SCSI low-level driver for SiS ATA");
  801. MODULE_LICENSE("GPL");
  802. MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
  803. MODULE_VERSION(DRV_VERSION);