mmu.S 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /*
  2. * linux/arch/m32r/mm/mmu.S
  3. *
  4. * Copyright (C) 2001 by Hiroyuki Kondo
  5. */
  6. /* $Id: mmu.S,v 1.15 2004/03/16 02:56:27 takata Exp $ */
  7. #include <linux/linkage.h>
  8. #include <asm/assembler.h>
  9. #include <asm/smp.h>
  10. .text
  11. #ifdef CONFIG_MMU
  12. #include <asm/mmu_context.h>
  13. #include <asm/page.h>
  14. #include <asm/pgtable.h>
  15. #include <asm/m32r.h>
  16. /*
  17. * TLB Miss Exception handler
  18. */
  19. .balign 16
  20. ENTRY(tme_handler)
  21. .global tlb_entry_i_dat
  22. .global tlb_entry_d_dat
  23. SWITCH_TO_KERNEL_STACK
  24. #if defined(CONFIG_ISA_M32R2)
  25. st r0, @-sp
  26. st r1, @-sp
  27. st r2, @-sp
  28. st r3, @-sp
  29. seth r3, #high(MMU_REG_BASE)
  30. ld r1, @(MESTS_offset, r3) ; r1: status (MESTS reg.)
  31. ld r0, @(MDEVP_offset, r3) ; r0: PFN + ASID (MDEVP reg.)
  32. st r1, @(MESTS_offset, r3) ; clear status (MESTS reg.)
  33. and3 r1, r1, #(MESTS_IT)
  34. bnez r1, 1f ; instruction TLB miss?
  35. ;; data TLB miss
  36. ;; input
  37. ;; r0: PFN + ASID (MDEVP reg.)
  38. ;; r1 - r3: free
  39. ;; output
  40. ;; r0: PFN + ASID
  41. ;; r1: TLB entry base address
  42. ;; r2: &tlb_entry_{i|d}_dat
  43. ;; r3: free
  44. #ifndef CONFIG_SMP
  45. seth r2, #high(tlb_entry_d_dat)
  46. or3 r2, r2, #low(tlb_entry_d_dat)
  47. #else /* CONFIG_SMP */
  48. ldi r1, #-8192
  49. seth r2, #high(tlb_entry_d_dat)
  50. or3 r2, r2, #low(tlb_entry_d_dat)
  51. and r1, sp
  52. ld r1, @(16, r1) ; current_thread_info->cpu
  53. slli r1, #2
  54. add r2, r1
  55. #endif /* !CONFIG_SMP */
  56. seth r1, #high(DTLB_BASE)
  57. or3 r1, r1, #low(DTLB_BASE)
  58. bra 2f
  59. .balign 16
  60. .fillinsn
  61. 1:
  62. ;; instrucntion TLB miss
  63. ;; input
  64. ;; r0: MDEVP reg. (included ASID)
  65. ;; r1 - r3: free
  66. ;; output
  67. ;; r0: PFN + ASID
  68. ;; r1: TLB entry base address
  69. ;; r2: &tlb_entry_{i|d}_dat
  70. ;; r3: free
  71. ldi r3, #-4096
  72. and3 r0, r0, #(MMU_CONTEXT_ASID_MASK)
  73. mvfc r1, bpc
  74. and r1, r3
  75. or r0, r1 ; r0: PFN + ASID
  76. #ifndef CONFIG_SMP
  77. seth r2, #high(tlb_entry_i_dat)
  78. or3 r2, r2, #low(tlb_entry_i_dat)
  79. #else /* CONFIG_SMP */
  80. ldi r1, #-8192
  81. seth r2, #high(tlb_entry_i_dat)
  82. or3 r2, r2, #low(tlb_entry_i_dat)
  83. and r1, sp
  84. ld r1, @(16, r1) ; current_thread_info->cpu
  85. slli r1, #2
  86. add r2, r1
  87. #endif /* !CONFIG_SMP */
  88. seth r1, #high(ITLB_BASE)
  89. or3 r1, r1, #low(ITLB_BASE)
  90. .fillinsn
  91. 2:
  92. ;; select TLB entry
  93. ;; input
  94. ;; r0: PFN + ASID
  95. ;; r1: TLB entry base address
  96. ;; r2: &tlb_entry_{i|d}_dat
  97. ;; r3: free
  98. ;; output
  99. ;; r0: PFN + ASID
  100. ;; r1: TLB entry address
  101. ;; r2, r3: free
  102. #ifdef CONFIG_ISA_DUAL_ISSUE
  103. ld r3, @r2 || srli r1, #3
  104. #else
  105. ld r3, @r2
  106. srli r1, #3
  107. #endif
  108. add r1, r3
  109. ; tlb_entry_{d|i}_dat++;
  110. addi r3, #1
  111. and3 r3, r3, #(NR_TLB_ENTRIES - 1)
  112. #ifdef CONFIG_ISA_DUAL_ISSUE
  113. st r3, @r2 || slli r1, #3
  114. #else
  115. st r3, @r2
  116. slli r1, #3
  117. #endif
  118. ;; load pte
  119. ;; input
  120. ;; r0: PFN + ASID
  121. ;; r1: TLB entry address
  122. ;; r2, r3: free
  123. ;; output
  124. ;; r0: PFN + ASID
  125. ;; r1: TLB entry address
  126. ;; r2: pte_data
  127. ;; r3: free
  128. ; pgd = *(unsigned long *)MPTB;
  129. ld24 r2, #(-MPTB - 1)
  130. srl3 r3, r0, #22
  131. #ifdef CONFIG_ISA_DUAL_ISSUE
  132. not r2, r2 || slli r3, #2 ; r3: pgd offset
  133. #else
  134. not r2, r2
  135. slli r3, #2
  136. #endif
  137. ld r2, @r2 ; r2: pgd base addr (MPTB reg.)
  138. or r3, r2 ; r3: pmd addr
  139. ; pmd = pmd_offset(pgd, address);
  140. ld r3, @r3 ; r3: pmd data
  141. ldi r2, #-4096
  142. beqz r3, 3f ; pmd_none(*pmd) ?
  143. ; pte = pte_offset(pmd, address);
  144. and r2, r3 ; r2: pte base addr
  145. srl3 r3, r0, #10
  146. and3 r3, r3, #0xffc ; r3: pte offset
  147. or r3, r2
  148. seth r2, #0x8000
  149. or r3, r2 ; r3: pte addr
  150. ; pte_data = (unsigned long)pte_val(*pte);
  151. ld r2, @r3 ; r2: pte data
  152. or3 r2, r2, #2 ; _PAGE_PRESENT(=2)
  153. .fillinsn
  154. 5:
  155. ;; set tlb
  156. ;; input
  157. ;; r0: PFN + ASID
  158. ;; r1: TLB entry address
  159. ;; r2: pte_data
  160. ;; r3: free
  161. st r0, @r1 ; set_tlb_tag(entry++, address);
  162. st r2, @+r1 ; set_tlb_data(entry, pte_data);
  163. .fillinsn
  164. 6:
  165. ld r3, @sp+
  166. ld r2, @sp+
  167. ld r1, @sp+
  168. ld r0, @sp+
  169. rte
  170. .fillinsn
  171. 3:
  172. ;; error
  173. ;; input
  174. ;; r0: PFN + ASID
  175. ;; r1: TLB entry address
  176. ;; r2, r3: free
  177. ;; output
  178. ;; r0: PFN + ASID
  179. ;; r1: TLB entry address
  180. ;; r2: pte_data
  181. ;; r3: free
  182. #ifdef CONFIG_ISA_DUAL_ISSUE
  183. bra 5b || ldi r2, #2
  184. #else
  185. ldi r2, #2 ; r2: pte_data = 0 | _PAGE_PRESENT(=2)
  186. bra 5b
  187. #endif
  188. #elif defined (CONFIG_ISA_M32R)
  189. st sp, @-sp
  190. st r0, @-sp
  191. st r1, @-sp
  192. st r2, @-sp
  193. st r3, @-sp
  194. st r4, @-sp
  195. seth r3, #high(MMU_REG_BASE)
  196. ld r0, @(MDEVA_offset,r3) ; r0: address (MDEVA reg.)
  197. mvfc r2, bpc ; r2: bpc
  198. ld r1, @(MESTS_offset,r3) ; r1: status (MESTS reg.)
  199. st r1, @(MESTS_offset,r3) ; clear status (MESTS reg.)
  200. and3 r1, r1, #(MESTS_IT)
  201. beqz r1, 1f ; data TLB miss?
  202. ;; instrucntion TLB miss
  203. mv r0, r2 ; address = bpc;
  204. ; entry = (unsigned long *)ITLB_BASE+tlb_entry_i*2;
  205. seth r3, #shigh(tlb_entry_i_dat)
  206. ld r4, @(low(tlb_entry_i_dat),r3)
  207. sll3 r2, r4, #3
  208. seth r1, #high(ITLB_BASE)
  209. or3 r1, r1, #low(ITLB_BASE)
  210. add r2, r1 ; r2: entry
  211. addi r4, #1 ; tlb_entry_i++;
  212. and3 r4, r4, #(NR_TLB_ENTRIES-1)
  213. st r4, @(low(tlb_entry_i_dat),r3)
  214. bra 2f
  215. .fillinsn
  216. 1:
  217. ;; data TLB miss
  218. ; entry = (unsigned long *)DTLB_BASE+tlb_entry_d*2;
  219. seth r3, #shigh(tlb_entry_d_dat)
  220. ld r4, @(low(tlb_entry_d_dat),r3)
  221. sll3 r2, r4, #3
  222. seth r1, #high(DTLB_BASE)
  223. or3 r1, r1, #low(DTLB_BASE)
  224. add r2, r1 ; r2: entry
  225. addi r4, #1 ; tlb_entry_d++;
  226. and3 r4, r4, #(NR_TLB_ENTRIES-1)
  227. st r4, @(low(tlb_entry_d_dat),r3)
  228. .fillinsn
  229. 2:
  230. ;; load pte
  231. ; r0: address, r2: entry
  232. ; r1,r3,r4: (free)
  233. ; pgd = *(unsigned long *)MPTB;
  234. ld24 r1, #(-MPTB-1)
  235. not r1, r1
  236. ld r1, @r1
  237. srl3 r4, r0, #22
  238. sll3 r3, r4, #2
  239. add r3, r1 ; r3: pgd
  240. ; pmd = pmd_offset(pgd, address);
  241. ld r1, @r3 ; r1: pmd
  242. beqz r1, 3f ; pmd_none(*pmd) ?
  243. ;
  244. and3 r1, r1, #0xeff
  245. ldi r4, #611 ; _KERNPG_TABLE(=611)
  246. beq r1, r4, 4f ; !pmd_bad(*pmd) ?
  247. .fillinsn
  248. 3:
  249. ldi r1, #0 ; r1: pte_data = 0
  250. bra 5f
  251. .fillinsn
  252. 4:
  253. ; pte = pte_offset(pmd, address);
  254. ld r4, @r3 ; r4: pte
  255. ldi r3, #-4096
  256. and r4, r3
  257. srl3 r3, r0, #10
  258. and3 r3, r3, #0xffc
  259. add r4, r3
  260. seth r3, #0x8000
  261. add r4, r3 ; r4: pte
  262. ; pte_data = (unsigned long)pte_val(*pte);
  263. ld r1, @r4 ; r1: pte_data
  264. .fillinsn
  265. ;; set tlb
  266. ; r0: address, r1: pte_data, r2: entry
  267. ; r3,r4: (free)
  268. 5:
  269. ldi r3, #-4096 ; set_tlb_tag(entry++, address);
  270. and r3, r0
  271. seth r4, #shigh(MASID)
  272. ld r4, @(low(MASID),r4) ; r4: MASID
  273. and3 r4, r4, #(MMU_CONTEXT_ASID_MASK)
  274. or r3, r4
  275. st r3, @r2
  276. or3 r4, r1, #2 ; _PAGE_PRESENT(=2)
  277. st r4, @(4,r2) ; set_tlb_data(entry, pte_data);
  278. ld r4, @sp+
  279. ld r3, @sp+
  280. ld r2, @sp+
  281. ld r1, @sp+
  282. ld r0, @sp+
  283. ld sp, @sp+
  284. rte
  285. #else
  286. #error unknown isa configuration
  287. #endif
  288. ENTRY(init_tlb)
  289. ;; Set MMU Register
  290. seth r0, #high(MMU_REG_BASE) ; Set MMU_REG_BASE higher
  291. or3 r0, r0, #low(MMU_REG_BASE) ; Set MMU_REG_BASE lower
  292. ldi r1, #0
  293. st r1, @(MPSZ_offset,r0) ; Set MPSZ Reg(Page size 4KB:0 16KB:1 64KB:2)
  294. ldi r1, #0
  295. st r1, @(MASID_offset,r0) ; Set ASID Zero
  296. ;; Set TLB
  297. seth r0, #high(ITLB_BASE) ; Set ITLB_BASE higher
  298. or3 r0, r0, #low(ITLB_BASE) ; Set ITLB_BASE lower
  299. seth r1, #high(DTLB_BASE) ; Set DTLB_BASE higher
  300. or3 r1, r1, #low(DTLB_BASE) ; Set DTLB_BASE lower
  301. ldi r2, #0
  302. ldi r3, #NR_TLB_ENTRIES
  303. addi r0, #-4
  304. addi r1, #-4
  305. clear_tlb:
  306. st r2, @+r0 ; VPA <- 0
  307. st r2, @+r0 ; PPA <- 0
  308. st r2, @+r1 ; VPA <- 0
  309. st r2, @+r1 ; PPA <- 0
  310. addi r3, #-1
  311. bnez r3, clear_tlb
  312. ;;
  313. jmp r14
  314. ENTRY(m32r_itlb_entrys)
  315. ENTRY(m32r_otlb_entrys)
  316. #endif /* CONFIG_MMU */
  317. .end