p4.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. /*
  2. * P4 specific Machine Check Exception Reporting
  3. */
  4. #include <linux/init.h>
  5. #include <linux/types.h>
  6. #include <linux/kernel.h>
  7. #include <linux/interrupt.h>
  8. #include <linux/smp.h>
  9. #include <asm/processor.h>
  10. #include <asm/system.h>
  11. #include <asm/msr.h>
  12. #include <asm/apic.h>
  13. #include <asm/therm_throt.h>
  14. #include "mce.h"
  15. /* as supported by the P4/Xeon family */
  16. struct intel_mce_extended_msrs {
  17. u32 eax;
  18. u32 ebx;
  19. u32 ecx;
  20. u32 edx;
  21. u32 esi;
  22. u32 edi;
  23. u32 ebp;
  24. u32 esp;
  25. u32 eflags;
  26. u32 eip;
  27. /* u32 *reserved[]; */
  28. };
  29. static int mce_num_extended_msrs = 0;
  30. #ifdef CONFIG_X86_MCE_P4THERMAL
  31. static void unexpected_thermal_interrupt(struct pt_regs *regs)
  32. {
  33. printk(KERN_ERR "CPU%d: Unexpected LVT TMR interrupt!\n",
  34. smp_processor_id());
  35. add_taint(TAINT_MACHINE_CHECK);
  36. }
  37. /* P4/Xeon Thermal transition interrupt handler */
  38. static void intel_thermal_interrupt(struct pt_regs *regs)
  39. {
  40. __u64 msr_val;
  41. ack_APIC_irq();
  42. rdmsrl(MSR_IA32_THERM_STATUS, msr_val);
  43. therm_throt_process(msr_val & 0x1);
  44. }
  45. /* Thermal interrupt handler for this CPU setup */
  46. static void (*vendor_thermal_interrupt)(struct pt_regs *regs) = unexpected_thermal_interrupt;
  47. fastcall void smp_thermal_interrupt(struct pt_regs *regs)
  48. {
  49. irq_enter();
  50. vendor_thermal_interrupt(regs);
  51. irq_exit();
  52. }
  53. /* P4/Xeon Thermal regulation detect and init */
  54. static void intel_init_thermal(struct cpuinfo_x86 *c)
  55. {
  56. u32 l, h;
  57. unsigned int cpu = smp_processor_id();
  58. /* Thermal monitoring */
  59. if (!cpu_has(c, X86_FEATURE_ACPI))
  60. return; /* -ENODEV */
  61. /* Clock modulation */
  62. if (!cpu_has(c, X86_FEATURE_ACC))
  63. return; /* -ENODEV */
  64. /* first check if its enabled already, in which case there might
  65. * be some SMM goo which handles it, so we can't even put a handler
  66. * since it might be delivered via SMI already -zwanem.
  67. */
  68. rdmsr (MSR_IA32_MISC_ENABLE, l, h);
  69. h = apic_read(APIC_LVTTHMR);
  70. if ((l & (1<<3)) && (h & APIC_DM_SMI)) {
  71. printk(KERN_DEBUG "CPU%d: Thermal monitoring handled by SMI\n",
  72. cpu);
  73. return; /* -EBUSY */
  74. }
  75. /* check whether a vector already exists, temporarily masked? */
  76. if (h & APIC_VECTOR_MASK) {
  77. printk(KERN_DEBUG "CPU%d: Thermal LVT vector (%#x) already "
  78. "installed\n",
  79. cpu, (h & APIC_VECTOR_MASK));
  80. return; /* -EBUSY */
  81. }
  82. /* The temperature transition interrupt handler setup */
  83. h = THERMAL_APIC_VECTOR; /* our delivery vector */
  84. h |= (APIC_DM_FIXED | APIC_LVT_MASKED); /* we'll mask till we're ready */
  85. apic_write_around(APIC_LVTTHMR, h);
  86. rdmsr (MSR_IA32_THERM_INTERRUPT, l, h);
  87. wrmsr (MSR_IA32_THERM_INTERRUPT, l | 0x03 , h);
  88. /* ok we're good to go... */
  89. vendor_thermal_interrupt = intel_thermal_interrupt;
  90. rdmsr (MSR_IA32_MISC_ENABLE, l, h);
  91. wrmsr (MSR_IA32_MISC_ENABLE, l | (1<<3), h);
  92. l = apic_read (APIC_LVTTHMR);
  93. apic_write_around (APIC_LVTTHMR, l & ~APIC_LVT_MASKED);
  94. printk (KERN_INFO "CPU%d: Thermal monitoring enabled\n", cpu);
  95. /* enable thermal throttle processing */
  96. atomic_set(&therm_throt_en, 1);
  97. return;
  98. }
  99. #endif /* CONFIG_X86_MCE_P4THERMAL */
  100. /* P4/Xeon Extended MCE MSR retrieval, return 0 if unsupported */
  101. static inline int intel_get_extended_msrs(struct intel_mce_extended_msrs *r)
  102. {
  103. u32 h;
  104. if (mce_num_extended_msrs == 0)
  105. goto done;
  106. rdmsr (MSR_IA32_MCG_EAX, r->eax, h);
  107. rdmsr (MSR_IA32_MCG_EBX, r->ebx, h);
  108. rdmsr (MSR_IA32_MCG_ECX, r->ecx, h);
  109. rdmsr (MSR_IA32_MCG_EDX, r->edx, h);
  110. rdmsr (MSR_IA32_MCG_ESI, r->esi, h);
  111. rdmsr (MSR_IA32_MCG_EDI, r->edi, h);
  112. rdmsr (MSR_IA32_MCG_EBP, r->ebp, h);
  113. rdmsr (MSR_IA32_MCG_ESP, r->esp, h);
  114. rdmsr (MSR_IA32_MCG_EFLAGS, r->eflags, h);
  115. rdmsr (MSR_IA32_MCG_EIP, r->eip, h);
  116. /* can we rely on kmalloc to do a dynamic
  117. * allocation for the reserved registers?
  118. */
  119. done:
  120. return mce_num_extended_msrs;
  121. }
  122. static fastcall void intel_machine_check(struct pt_regs * regs, long error_code)
  123. {
  124. int recover=1;
  125. u32 alow, ahigh, high, low;
  126. u32 mcgstl, mcgsth;
  127. int i;
  128. struct intel_mce_extended_msrs dbg;
  129. rdmsr (MSR_IA32_MCG_STATUS, mcgstl, mcgsth);
  130. if (mcgstl & (1<<0)) /* Recoverable ? */
  131. recover=0;
  132. printk (KERN_EMERG "CPU %d: Machine Check Exception: %08x%08x\n",
  133. smp_processor_id(), mcgsth, mcgstl);
  134. if (intel_get_extended_msrs(&dbg)) {
  135. printk (KERN_DEBUG "CPU %d: EIP: %08x EFLAGS: %08x\n",
  136. smp_processor_id(), dbg.eip, dbg.eflags);
  137. printk (KERN_DEBUG "\teax: %08x ebx: %08x ecx: %08x edx: %08x\n",
  138. dbg.eax, dbg.ebx, dbg.ecx, dbg.edx);
  139. printk (KERN_DEBUG "\tesi: %08x edi: %08x ebp: %08x esp: %08x\n",
  140. dbg.esi, dbg.edi, dbg.ebp, dbg.esp);
  141. }
  142. for (i=0; i<nr_mce_banks; i++) {
  143. rdmsr (MSR_IA32_MC0_STATUS+i*4,low, high);
  144. if (high & (1<<31)) {
  145. if (high & (1<<29))
  146. recover |= 1;
  147. if (high & (1<<25))
  148. recover |= 2;
  149. printk (KERN_EMERG "Bank %d: %08x%08x", i, high, low);
  150. high &= ~(1<<31);
  151. if (high & (1<<27)) {
  152. rdmsr (MSR_IA32_MC0_MISC+i*4, alow, ahigh);
  153. printk ("[%08x%08x]", ahigh, alow);
  154. }
  155. if (high & (1<<26)) {
  156. rdmsr (MSR_IA32_MC0_ADDR+i*4, alow, ahigh);
  157. printk (" at %08x%08x", ahigh, alow);
  158. }
  159. printk ("\n");
  160. }
  161. }
  162. if (recover & 2)
  163. panic ("CPU context corrupt");
  164. if (recover & 1)
  165. panic ("Unable to continue");
  166. printk(KERN_EMERG "Attempting to continue.\n");
  167. /*
  168. * Do not clear the MSR_IA32_MCi_STATUS if the error is not
  169. * recoverable/continuable.This will allow BIOS to look at the MSRs
  170. * for errors if the OS could not log the error.
  171. */
  172. for (i=0; i<nr_mce_banks; i++) {
  173. u32 msr;
  174. msr = MSR_IA32_MC0_STATUS+i*4;
  175. rdmsr (msr, low, high);
  176. if (high&(1<<31)) {
  177. /* Clear it */
  178. wrmsr(msr, 0UL, 0UL);
  179. /* Serialize */
  180. wmb();
  181. add_taint(TAINT_MACHINE_CHECK);
  182. }
  183. }
  184. mcgstl &= ~(1<<2);
  185. wrmsr (MSR_IA32_MCG_STATUS,mcgstl, mcgsth);
  186. }
  187. void intel_p4_mcheck_init(struct cpuinfo_x86 *c)
  188. {
  189. u32 l, h;
  190. int i;
  191. machine_check_vector = intel_machine_check;
  192. wmb();
  193. printk (KERN_INFO "Intel machine check architecture supported.\n");
  194. rdmsr (MSR_IA32_MCG_CAP, l, h);
  195. if (l & (1<<8)) /* Control register present ? */
  196. wrmsr (MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
  197. nr_mce_banks = l & 0xff;
  198. for (i=0; i<nr_mce_banks; i++) {
  199. wrmsr (MSR_IA32_MC0_CTL+4*i, 0xffffffff, 0xffffffff);
  200. wrmsr (MSR_IA32_MC0_STATUS+4*i, 0x0, 0x0);
  201. }
  202. set_in_cr4 (X86_CR4_MCE);
  203. printk (KERN_INFO "Intel machine check reporting enabled on CPU#%d.\n",
  204. smp_processor_id());
  205. /* Check for P4/Xeon extended MCE MSRs */
  206. rdmsr (MSR_IA32_MCG_CAP, l, h);
  207. if (l & (1<<9)) {/* MCG_EXT_P */
  208. mce_num_extended_msrs = (l >> 16) & 0xff;
  209. printk (KERN_INFO "CPU%d: Intel P4/Xeon Extended MCE MSRs (%d)"
  210. " available\n",
  211. smp_processor_id(), mce_num_extended_msrs);
  212. #ifdef CONFIG_X86_MCE_P4THERMAL
  213. /* Check for P4/Xeon Thermal monitor */
  214. intel_init_thermal(c);
  215. #endif
  216. }
  217. }