lpfc_hw.h 77 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741
  1. /*******************************************************************
  2. * This file is part of the Emulex Linux Device Driver for *
  3. * Fibre Channel Host Bus Adapters. *
  4. * Copyright (C) 2004-2006 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *******************************************************************/
  20. #define FDMI_DID 0xfffffaU
  21. #define NameServer_DID 0xfffffcU
  22. #define SCR_DID 0xfffffdU
  23. #define Fabric_DID 0xfffffeU
  24. #define Bcast_DID 0xffffffU
  25. #define Mask_DID 0xffffffU
  26. #define CT_DID_MASK 0xffff00U
  27. #define Fabric_DID_MASK 0xfff000U
  28. #define WELL_KNOWN_DID_MASK 0xfffff0U
  29. #define PT2PT_LocalID 1
  30. #define PT2PT_RemoteID 2
  31. #define FF_DEF_EDTOV 2000 /* Default E_D_TOV (2000ms) */
  32. #define FF_DEF_ALTOV 15 /* Default AL_TIME (15ms) */
  33. #define FF_DEF_RATOV 2 /* Default RA_TOV (2s) */
  34. #define FF_DEF_ARBTOV 1900 /* Default ARB_TOV (1900ms) */
  35. #define LPFC_BUF_RING0 64 /* Number of buffers to post to RING
  36. 0 */
  37. #define FCELSSIZE 1024 /* maximum ELS transfer size */
  38. #define LPFC_FCP_RING 0 /* ring 0 for FCP initiator commands */
  39. #define LPFC_IP_RING 1 /* ring 1 for IP commands */
  40. #define LPFC_ELS_RING 2 /* ring 2 for ELS commands */
  41. #define LPFC_FCP_NEXT_RING 3
  42. #define SLI2_IOCB_CMD_R0_ENTRIES 172 /* SLI-2 FCP command ring entries */
  43. #define SLI2_IOCB_RSP_R0_ENTRIES 134 /* SLI-2 FCP response ring entries */
  44. #define SLI2_IOCB_CMD_R1_ENTRIES 4 /* SLI-2 IP command ring entries */
  45. #define SLI2_IOCB_RSP_R1_ENTRIES 4 /* SLI-2 IP response ring entries */
  46. #define SLI2_IOCB_CMD_R1XTRA_ENTRIES 36 /* SLI-2 extra FCP cmd ring entries */
  47. #define SLI2_IOCB_RSP_R1XTRA_ENTRIES 52 /* SLI-2 extra FCP rsp ring entries */
  48. #define SLI2_IOCB_CMD_R2_ENTRIES 20 /* SLI-2 ELS command ring entries */
  49. #define SLI2_IOCB_RSP_R2_ENTRIES 20 /* SLI-2 ELS response ring entries */
  50. #define SLI2_IOCB_CMD_R3_ENTRIES 0
  51. #define SLI2_IOCB_RSP_R3_ENTRIES 0
  52. #define SLI2_IOCB_CMD_R3XTRA_ENTRIES 24
  53. #define SLI2_IOCB_RSP_R3XTRA_ENTRIES 32
  54. /* Common Transport structures and definitions */
  55. union CtRevisionId {
  56. /* Structure is in Big Endian format */
  57. struct {
  58. uint32_t Revision:8;
  59. uint32_t InId:24;
  60. } bits;
  61. uint32_t word;
  62. };
  63. union CtCommandResponse {
  64. /* Structure is in Big Endian format */
  65. struct {
  66. uint32_t CmdRsp:16;
  67. uint32_t Size:16;
  68. } bits;
  69. uint32_t word;
  70. };
  71. struct lpfc_sli_ct_request {
  72. /* Structure is in Big Endian format */
  73. union CtRevisionId RevisionId;
  74. uint8_t FsType;
  75. uint8_t FsSubType;
  76. uint8_t Options;
  77. uint8_t Rsrvd1;
  78. union CtCommandResponse CommandResponse;
  79. uint8_t Rsrvd2;
  80. uint8_t ReasonCode;
  81. uint8_t Explanation;
  82. uint8_t VendorUnique;
  83. union {
  84. uint32_t PortID;
  85. struct gid {
  86. uint8_t PortType; /* for GID_PT requests */
  87. uint8_t DomainScope;
  88. uint8_t AreaScope;
  89. uint8_t Fc4Type; /* for GID_FT requests */
  90. } gid;
  91. struct rft {
  92. uint32_t PortId; /* For RFT_ID requests */
  93. #ifdef __BIG_ENDIAN_BITFIELD
  94. uint32_t rsvd0:16;
  95. uint32_t rsvd1:7;
  96. uint32_t fcpReg:1; /* Type 8 */
  97. uint32_t rsvd2:2;
  98. uint32_t ipReg:1; /* Type 5 */
  99. uint32_t rsvd3:5;
  100. #else /* __LITTLE_ENDIAN_BITFIELD */
  101. uint32_t rsvd0:16;
  102. uint32_t fcpReg:1; /* Type 8 */
  103. uint32_t rsvd1:7;
  104. uint32_t rsvd3:5;
  105. uint32_t ipReg:1; /* Type 5 */
  106. uint32_t rsvd2:2;
  107. #endif
  108. uint32_t rsvd[7];
  109. } rft;
  110. struct rnn {
  111. uint32_t PortId; /* For RNN_ID requests */
  112. uint8_t wwnn[8];
  113. } rnn;
  114. struct rsnn { /* For RSNN_ID requests */
  115. uint8_t wwnn[8];
  116. uint8_t len;
  117. uint8_t symbname[255];
  118. } rsnn;
  119. } un;
  120. };
  121. #define SLI_CT_REVISION 1
  122. #define GID_REQUEST_SZ (sizeof(struct lpfc_sli_ct_request) - 260)
  123. #define RFT_REQUEST_SZ (sizeof(struct lpfc_sli_ct_request) - 228)
  124. #define RNN_REQUEST_SZ (sizeof(struct lpfc_sli_ct_request) - 252)
  125. #define RSNN_REQUEST_SZ (sizeof(struct lpfc_sli_ct_request))
  126. /*
  127. * FsType Definitions
  128. */
  129. #define SLI_CT_MANAGEMENT_SERVICE 0xFA
  130. #define SLI_CT_TIME_SERVICE 0xFB
  131. #define SLI_CT_DIRECTORY_SERVICE 0xFC
  132. #define SLI_CT_FABRIC_CONTROLLER_SERVICE 0xFD
  133. /*
  134. * Directory Service Subtypes
  135. */
  136. #define SLI_CT_DIRECTORY_NAME_SERVER 0x02
  137. /*
  138. * Response Codes
  139. */
  140. #define SLI_CT_RESPONSE_FS_RJT 0x8001
  141. #define SLI_CT_RESPONSE_FS_ACC 0x8002
  142. /*
  143. * Reason Codes
  144. */
  145. #define SLI_CT_NO_ADDITIONAL_EXPL 0x0
  146. #define SLI_CT_INVALID_COMMAND 0x01
  147. #define SLI_CT_INVALID_VERSION 0x02
  148. #define SLI_CT_LOGICAL_ERROR 0x03
  149. #define SLI_CT_INVALID_IU_SIZE 0x04
  150. #define SLI_CT_LOGICAL_BUSY 0x05
  151. #define SLI_CT_PROTOCOL_ERROR 0x07
  152. #define SLI_CT_UNABLE_TO_PERFORM_REQ 0x09
  153. #define SLI_CT_REQ_NOT_SUPPORTED 0x0b
  154. #define SLI_CT_HBA_INFO_NOT_REGISTERED 0x10
  155. #define SLI_CT_MULTIPLE_HBA_ATTR_OF_SAME_TYPE 0x11
  156. #define SLI_CT_INVALID_HBA_ATTR_BLOCK_LEN 0x12
  157. #define SLI_CT_HBA_ATTR_NOT_PRESENT 0x13
  158. #define SLI_CT_PORT_INFO_NOT_REGISTERED 0x20
  159. #define SLI_CT_MULTIPLE_PORT_ATTR_OF_SAME_TYPE 0x21
  160. #define SLI_CT_INVALID_PORT_ATTR_BLOCK_LEN 0x22
  161. #define SLI_CT_VENDOR_UNIQUE 0xff
  162. /*
  163. * Name Server SLI_CT_UNABLE_TO_PERFORM_REQ Explanations
  164. */
  165. #define SLI_CT_NO_PORT_ID 0x01
  166. #define SLI_CT_NO_PORT_NAME 0x02
  167. #define SLI_CT_NO_NODE_NAME 0x03
  168. #define SLI_CT_NO_CLASS_OF_SERVICE 0x04
  169. #define SLI_CT_NO_IP_ADDRESS 0x05
  170. #define SLI_CT_NO_IPA 0x06
  171. #define SLI_CT_NO_FC4_TYPES 0x07
  172. #define SLI_CT_NO_SYMBOLIC_PORT_NAME 0x08
  173. #define SLI_CT_NO_SYMBOLIC_NODE_NAME 0x09
  174. #define SLI_CT_NO_PORT_TYPE 0x0A
  175. #define SLI_CT_ACCESS_DENIED 0x10
  176. #define SLI_CT_INVALID_PORT_ID 0x11
  177. #define SLI_CT_DATABASE_EMPTY 0x12
  178. /*
  179. * Name Server Command Codes
  180. */
  181. #define SLI_CTNS_GA_NXT 0x0100
  182. #define SLI_CTNS_GPN_ID 0x0112
  183. #define SLI_CTNS_GNN_ID 0x0113
  184. #define SLI_CTNS_GCS_ID 0x0114
  185. #define SLI_CTNS_GFT_ID 0x0117
  186. #define SLI_CTNS_GSPN_ID 0x0118
  187. #define SLI_CTNS_GPT_ID 0x011A
  188. #define SLI_CTNS_GID_PN 0x0121
  189. #define SLI_CTNS_GID_NN 0x0131
  190. #define SLI_CTNS_GIP_NN 0x0135
  191. #define SLI_CTNS_GIPA_NN 0x0136
  192. #define SLI_CTNS_GSNN_NN 0x0139
  193. #define SLI_CTNS_GNN_IP 0x0153
  194. #define SLI_CTNS_GIPA_IP 0x0156
  195. #define SLI_CTNS_GID_FT 0x0171
  196. #define SLI_CTNS_GID_PT 0x01A1
  197. #define SLI_CTNS_RPN_ID 0x0212
  198. #define SLI_CTNS_RNN_ID 0x0213
  199. #define SLI_CTNS_RCS_ID 0x0214
  200. #define SLI_CTNS_RFT_ID 0x0217
  201. #define SLI_CTNS_RSPN_ID 0x0218
  202. #define SLI_CTNS_RPT_ID 0x021A
  203. #define SLI_CTNS_RIP_NN 0x0235
  204. #define SLI_CTNS_RIPA_NN 0x0236
  205. #define SLI_CTNS_RSNN_NN 0x0239
  206. #define SLI_CTNS_DA_ID 0x0300
  207. /*
  208. * Port Types
  209. */
  210. #define SLI_CTPT_N_PORT 0x01
  211. #define SLI_CTPT_NL_PORT 0x02
  212. #define SLI_CTPT_FNL_PORT 0x03
  213. #define SLI_CTPT_IP 0x04
  214. #define SLI_CTPT_FCP 0x08
  215. #define SLI_CTPT_NX_PORT 0x7F
  216. #define SLI_CTPT_F_PORT 0x81
  217. #define SLI_CTPT_FL_PORT 0x82
  218. #define SLI_CTPT_E_PORT 0x84
  219. #define SLI_CT_LAST_ENTRY 0x80000000
  220. /* Fibre Channel Service Parameter definitions */
  221. #define FC_PH_4_0 6 /* FC-PH version 4.0 */
  222. #define FC_PH_4_1 7 /* FC-PH version 4.1 */
  223. #define FC_PH_4_2 8 /* FC-PH version 4.2 */
  224. #define FC_PH_4_3 9 /* FC-PH version 4.3 */
  225. #define FC_PH_LOW 8 /* Lowest supported FC-PH version */
  226. #define FC_PH_HIGH 9 /* Highest supported FC-PH version */
  227. #define FC_PH3 0x20 /* FC-PH-3 version */
  228. #define FF_FRAME_SIZE 2048
  229. struct lpfc_name {
  230. union {
  231. struct {
  232. #ifdef __BIG_ENDIAN_BITFIELD
  233. uint8_t nameType:4; /* FC Word 0, bit 28:31 */
  234. uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
  235. 8:11 of IEEE ext */
  236. #else /* __LITTLE_ENDIAN_BITFIELD */
  237. uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit
  238. 8:11 of IEEE ext */
  239. uint8_t nameType:4; /* FC Word 0, bit 28:31 */
  240. #endif
  241. #define NAME_IEEE 0x1 /* IEEE name - nameType */
  242. #define NAME_IEEE_EXT 0x2 /* IEEE extended name */
  243. #define NAME_FC_TYPE 0x3 /* FC native name type */
  244. #define NAME_IP_TYPE 0x4 /* IP address */
  245. #define NAME_CCITT_TYPE 0xC
  246. #define NAME_CCITT_GR_TYPE 0xE
  247. uint8_t IEEEextLsb; /* FC Word 0, bit 16:23, IEEE
  248. extended Lsb */
  249. uint8_t IEEE[6]; /* FC IEEE address */
  250. } s;
  251. uint8_t wwn[8];
  252. } u;
  253. };
  254. struct csp {
  255. uint8_t fcphHigh; /* FC Word 0, byte 0 */
  256. uint8_t fcphLow;
  257. uint8_t bbCreditMsb;
  258. uint8_t bbCreditlsb; /* FC Word 0, byte 3 */
  259. #ifdef __BIG_ENDIAN_BITFIELD
  260. uint16_t increasingOffset:1; /* FC Word 1, bit 31 */
  261. uint16_t randomOffset:1; /* FC Word 1, bit 30 */
  262. uint16_t word1Reserved2:1; /* FC Word 1, bit 29 */
  263. uint16_t fPort:1; /* FC Word 1, bit 28 */
  264. uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
  265. uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
  266. uint16_t multicast:1; /* FC Word 1, bit 25 */
  267. uint16_t broadcast:1; /* FC Word 1, bit 24 */
  268. uint16_t huntgroup:1; /* FC Word 1, bit 23 */
  269. uint16_t simplex:1; /* FC Word 1, bit 22 */
  270. uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
  271. uint16_t dhd:1; /* FC Word 1, bit 18 */
  272. uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
  273. uint16_t payloadlength:1; /* FC Word 1, bit 16 */
  274. #else /* __LITTLE_ENDIAN_BITFIELD */
  275. uint16_t broadcast:1; /* FC Word 1, bit 24 */
  276. uint16_t multicast:1; /* FC Word 1, bit 25 */
  277. uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
  278. uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
  279. uint16_t fPort:1; /* FC Word 1, bit 28 */
  280. uint16_t word1Reserved2:1; /* FC Word 1, bit 29 */
  281. uint16_t randomOffset:1; /* FC Word 1, bit 30 */
  282. uint16_t increasingOffset:1; /* FC Word 1, bit 31 */
  283. uint16_t payloadlength:1; /* FC Word 1, bit 16 */
  284. uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
  285. uint16_t dhd:1; /* FC Word 1, bit 18 */
  286. uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
  287. uint16_t simplex:1; /* FC Word 1, bit 22 */
  288. uint16_t huntgroup:1; /* FC Word 1, bit 23 */
  289. #endif
  290. uint8_t bbRcvSizeMsb; /* Upper nibble is reserved */
  291. uint8_t bbRcvSizeLsb; /* FC Word 1, byte 3 */
  292. union {
  293. struct {
  294. uint8_t word2Reserved1; /* FC Word 2 byte 0 */
  295. uint8_t totalConcurrSeq; /* FC Word 2 byte 1 */
  296. uint8_t roByCategoryMsb; /* FC Word 2 byte 2 */
  297. uint8_t roByCategoryLsb; /* FC Word 2 byte 3 */
  298. } nPort;
  299. uint32_t r_a_tov; /* R_A_TOV must be in B.E. format */
  300. } w2;
  301. uint32_t e_d_tov; /* E_D_TOV must be in B.E. format */
  302. };
  303. struct class_parms {
  304. #ifdef __BIG_ENDIAN_BITFIELD
  305. uint8_t classValid:1; /* FC Word 0, bit 31 */
  306. uint8_t intermix:1; /* FC Word 0, bit 30 */
  307. uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
  308. uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
  309. uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
  310. uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
  311. #else /* __LITTLE_ENDIAN_BITFIELD */
  312. uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
  313. uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
  314. uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
  315. uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
  316. uint8_t intermix:1; /* FC Word 0, bit 30 */
  317. uint8_t classValid:1; /* FC Word 0, bit 31 */
  318. #endif
  319. uint8_t word0Reserved2; /* FC Word 0, bit 16:23 */
  320. #ifdef __BIG_ENDIAN_BITFIELD
  321. uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
  322. uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
  323. uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
  324. uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
  325. uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
  326. #else /* __LITTLE_ENDIAN_BITFIELD */
  327. uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
  328. uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
  329. uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
  330. uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
  331. uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
  332. #endif
  333. uint8_t word0Reserved4; /* FC Word 0, bit 0: 7 */
  334. #ifdef __BIG_ENDIAN_BITFIELD
  335. uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
  336. uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
  337. uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
  338. uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
  339. uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
  340. uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
  341. #else /* __LITTLE_ENDIAN_BITFIELD */
  342. uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
  343. uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
  344. uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
  345. uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
  346. uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
  347. uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
  348. #endif
  349. uint8_t word1Reserved2; /* FC Word 1, bit 16:23 */
  350. uint8_t rcvDataSizeMsb; /* FC Word 1, bit 8:15 */
  351. uint8_t rcvDataSizeLsb; /* FC Word 1, bit 0: 7 */
  352. uint8_t concurrentSeqMsb; /* FC Word 2, bit 24:31 */
  353. uint8_t concurrentSeqLsb; /* FC Word 2, bit 16:23 */
  354. uint8_t EeCreditSeqMsb; /* FC Word 2, bit 8:15 */
  355. uint8_t EeCreditSeqLsb; /* FC Word 2, bit 0: 7 */
  356. uint8_t openSeqPerXchgMsb; /* FC Word 3, bit 24:31 */
  357. uint8_t openSeqPerXchgLsb; /* FC Word 3, bit 16:23 */
  358. uint8_t word3Reserved1; /* Fc Word 3, bit 8:15 */
  359. uint8_t word3Reserved2; /* Fc Word 3, bit 0: 7 */
  360. };
  361. struct serv_parm { /* Structure is in Big Endian format */
  362. struct csp cmn;
  363. struct lpfc_name portName;
  364. struct lpfc_name nodeName;
  365. struct class_parms cls1;
  366. struct class_parms cls2;
  367. struct class_parms cls3;
  368. struct class_parms cls4;
  369. uint8_t vendorVersion[16];
  370. };
  371. /*
  372. * Extended Link Service LS_COMMAND codes (Payload Word 0)
  373. */
  374. #ifdef __BIG_ENDIAN_BITFIELD
  375. #define ELS_CMD_MASK 0xffff0000
  376. #define ELS_RSP_MASK 0xff000000
  377. #define ELS_CMD_LS_RJT 0x01000000
  378. #define ELS_CMD_ACC 0x02000000
  379. #define ELS_CMD_PLOGI 0x03000000
  380. #define ELS_CMD_FLOGI 0x04000000
  381. #define ELS_CMD_LOGO 0x05000000
  382. #define ELS_CMD_ABTX 0x06000000
  383. #define ELS_CMD_RCS 0x07000000
  384. #define ELS_CMD_RES 0x08000000
  385. #define ELS_CMD_RSS 0x09000000
  386. #define ELS_CMD_RSI 0x0A000000
  387. #define ELS_CMD_ESTS 0x0B000000
  388. #define ELS_CMD_ESTC 0x0C000000
  389. #define ELS_CMD_ADVC 0x0D000000
  390. #define ELS_CMD_RTV 0x0E000000
  391. #define ELS_CMD_RLS 0x0F000000
  392. #define ELS_CMD_ECHO 0x10000000
  393. #define ELS_CMD_TEST 0x11000000
  394. #define ELS_CMD_RRQ 0x12000000
  395. #define ELS_CMD_PRLI 0x20100014
  396. #define ELS_CMD_PRLO 0x21100014
  397. #define ELS_CMD_PDISC 0x50000000
  398. #define ELS_CMD_FDISC 0x51000000
  399. #define ELS_CMD_ADISC 0x52000000
  400. #define ELS_CMD_FARP 0x54000000
  401. #define ELS_CMD_FARPR 0x55000000
  402. #define ELS_CMD_RPS 0x56000000
  403. #define ELS_CMD_RPL 0x57000000
  404. #define ELS_CMD_FAN 0x60000000
  405. #define ELS_CMD_RSCN 0x61040000
  406. #define ELS_CMD_SCR 0x62000000
  407. #define ELS_CMD_RNID 0x78000000
  408. #define ELS_CMD_LIRR 0x7A000000
  409. #else /* __LITTLE_ENDIAN_BITFIELD */
  410. #define ELS_CMD_MASK 0xffff
  411. #define ELS_RSP_MASK 0xff
  412. #define ELS_CMD_LS_RJT 0x01
  413. #define ELS_CMD_ACC 0x02
  414. #define ELS_CMD_PLOGI 0x03
  415. #define ELS_CMD_FLOGI 0x04
  416. #define ELS_CMD_LOGO 0x05
  417. #define ELS_CMD_ABTX 0x06
  418. #define ELS_CMD_RCS 0x07
  419. #define ELS_CMD_RES 0x08
  420. #define ELS_CMD_RSS 0x09
  421. #define ELS_CMD_RSI 0x0A
  422. #define ELS_CMD_ESTS 0x0B
  423. #define ELS_CMD_ESTC 0x0C
  424. #define ELS_CMD_ADVC 0x0D
  425. #define ELS_CMD_RTV 0x0E
  426. #define ELS_CMD_RLS 0x0F
  427. #define ELS_CMD_ECHO 0x10
  428. #define ELS_CMD_TEST 0x11
  429. #define ELS_CMD_RRQ 0x12
  430. #define ELS_CMD_PRLI 0x14001020
  431. #define ELS_CMD_PRLO 0x14001021
  432. #define ELS_CMD_PDISC 0x50
  433. #define ELS_CMD_FDISC 0x51
  434. #define ELS_CMD_ADISC 0x52
  435. #define ELS_CMD_FARP 0x54
  436. #define ELS_CMD_FARPR 0x55
  437. #define ELS_CMD_RPS 0x56
  438. #define ELS_CMD_RPL 0x57
  439. #define ELS_CMD_FAN 0x60
  440. #define ELS_CMD_RSCN 0x0461
  441. #define ELS_CMD_SCR 0x62
  442. #define ELS_CMD_RNID 0x78
  443. #define ELS_CMD_LIRR 0x7A
  444. #endif
  445. /*
  446. * LS_RJT Payload Definition
  447. */
  448. struct ls_rjt { /* Structure is in Big Endian format */
  449. union {
  450. uint32_t lsRjtError;
  451. struct {
  452. uint8_t lsRjtRsvd0; /* FC Word 0, bit 24:31 */
  453. uint8_t lsRjtRsnCode; /* FC Word 0, bit 16:23 */
  454. /* LS_RJT reason codes */
  455. #define LSRJT_INVALID_CMD 0x01
  456. #define LSRJT_LOGICAL_ERR 0x03
  457. #define LSRJT_LOGICAL_BSY 0x05
  458. #define LSRJT_PROTOCOL_ERR 0x07
  459. #define LSRJT_UNABLE_TPC 0x09 /* Unable to perform command */
  460. #define LSRJT_CMD_UNSUPPORTED 0x0B
  461. #define LSRJT_VENDOR_UNIQUE 0xFF /* See Byte 3 */
  462. uint8_t lsRjtRsnCodeExp; /* FC Word 0, bit 8:15 */
  463. /* LS_RJT reason explanation */
  464. #define LSEXP_NOTHING_MORE 0x00
  465. #define LSEXP_SPARM_OPTIONS 0x01
  466. #define LSEXP_SPARM_ICTL 0x03
  467. #define LSEXP_SPARM_RCTL 0x05
  468. #define LSEXP_SPARM_RCV_SIZE 0x07
  469. #define LSEXP_SPARM_CONCUR_SEQ 0x09
  470. #define LSEXP_SPARM_CREDIT 0x0B
  471. #define LSEXP_INVALID_PNAME 0x0D
  472. #define LSEXP_INVALID_NNAME 0x0E
  473. #define LSEXP_INVALID_CSP 0x0F
  474. #define LSEXP_INVALID_ASSOC_HDR 0x11
  475. #define LSEXP_ASSOC_HDR_REQ 0x13
  476. #define LSEXP_INVALID_O_SID 0x15
  477. #define LSEXP_INVALID_OX_RX 0x17
  478. #define LSEXP_CMD_IN_PROGRESS 0x19
  479. #define LSEXP_INVALID_NPORT_ID 0x1F
  480. #define LSEXP_INVALID_SEQ_ID 0x21
  481. #define LSEXP_INVALID_XCHG 0x23
  482. #define LSEXP_INACTIVE_XCHG 0x25
  483. #define LSEXP_RQ_REQUIRED 0x27
  484. #define LSEXP_OUT_OF_RESOURCE 0x29
  485. #define LSEXP_CANT_GIVE_DATA 0x2A
  486. #define LSEXP_REQ_UNSUPPORTED 0x2C
  487. uint8_t vendorUnique; /* FC Word 0, bit 0: 7 */
  488. } b;
  489. } un;
  490. };
  491. /*
  492. * N_Port Login (FLOGO/PLOGO Request) Payload Definition
  493. */
  494. typedef struct _LOGO { /* Structure is in Big Endian format */
  495. union {
  496. uint32_t nPortId32; /* Access nPortId as a word */
  497. struct {
  498. uint8_t word1Reserved1; /* FC Word 1, bit 31:24 */
  499. uint8_t nPortIdByte0; /* N_port ID bit 16:23 */
  500. uint8_t nPortIdByte1; /* N_port ID bit 8:15 */
  501. uint8_t nPortIdByte2; /* N_port ID bit 0: 7 */
  502. } b;
  503. } un;
  504. struct lpfc_name portName; /* N_port name field */
  505. } LOGO;
  506. /*
  507. * FCP Login (PRLI Request / ACC) Payload Definition
  508. */
  509. #define PRLX_PAGE_LEN 0x10
  510. #define TPRLO_PAGE_LEN 0x14
  511. typedef struct _PRLI { /* Structure is in Big Endian format */
  512. uint8_t prliType; /* FC Parm Word 0, bit 24:31 */
  513. #define PRLI_FCP_TYPE 0x08
  514. uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
  515. #ifdef __BIG_ENDIAN_BITFIELD
  516. uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
  517. uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
  518. uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
  519. /* ACC = imagePairEstablished */
  520. uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
  521. uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
  522. #else /* __LITTLE_ENDIAN_BITFIELD */
  523. uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
  524. uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
  525. uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
  526. uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
  527. uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
  528. /* ACC = imagePairEstablished */
  529. #endif
  530. #define PRLI_REQ_EXECUTED 0x1 /* acceptRspCode */
  531. #define PRLI_NO_RESOURCES 0x2
  532. #define PRLI_INIT_INCOMPLETE 0x3
  533. #define PRLI_NO_SUCH_PA 0x4
  534. #define PRLI_PREDEF_CONFIG 0x5
  535. #define PRLI_PARTIAL_SUCCESS 0x6
  536. #define PRLI_INVALID_PAGE_CNT 0x7
  537. uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
  538. uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
  539. uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
  540. uint8_t word3Reserved1; /* FC Parm Word 3, bit 24:31 */
  541. uint8_t word3Reserved2; /* FC Parm Word 3, bit 16:23 */
  542. #ifdef __BIG_ENDIAN_BITFIELD
  543. uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
  544. uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
  545. uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
  546. uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
  547. uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
  548. uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
  549. uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
  550. uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
  551. uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
  552. uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
  553. uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
  554. uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
  555. uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
  556. uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
  557. uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
  558. uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
  559. #else /* __LITTLE_ENDIAN_BITFIELD */
  560. uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
  561. uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
  562. uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
  563. uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
  564. uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
  565. uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
  566. uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
  567. uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
  568. uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
  569. uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
  570. uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
  571. uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
  572. uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
  573. uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
  574. uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
  575. uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
  576. #endif
  577. } PRLI;
  578. /*
  579. * FCP Logout (PRLO Request / ACC) Payload Definition
  580. */
  581. typedef struct _PRLO { /* Structure is in Big Endian format */
  582. uint8_t prloType; /* FC Parm Word 0, bit 24:31 */
  583. #define PRLO_FCP_TYPE 0x08
  584. uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
  585. #ifdef __BIG_ENDIAN_BITFIELD
  586. uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
  587. uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
  588. uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
  589. uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
  590. #else /* __LITTLE_ENDIAN_BITFIELD */
  591. uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
  592. uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
  593. uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
  594. uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
  595. #endif
  596. #define PRLO_REQ_EXECUTED 0x1 /* acceptRspCode */
  597. #define PRLO_NO_SUCH_IMAGE 0x4
  598. #define PRLO_INVALID_PAGE_CNT 0x7
  599. uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
  600. uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
  601. uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
  602. uint32_t word3Reserved1; /* FC Parm Word 3, bit 0:31 */
  603. } PRLO;
  604. typedef struct _ADISC { /* Structure is in Big Endian format */
  605. uint32_t hardAL_PA;
  606. struct lpfc_name portName;
  607. struct lpfc_name nodeName;
  608. uint32_t DID;
  609. } ADISC;
  610. typedef struct _FARP { /* Structure is in Big Endian format */
  611. uint32_t Mflags:8;
  612. uint32_t Odid:24;
  613. #define FARP_NO_ACTION 0 /* FARP information enclosed, no
  614. action */
  615. #define FARP_MATCH_PORT 0x1 /* Match on Responder Port Name */
  616. #define FARP_MATCH_NODE 0x2 /* Match on Responder Node Name */
  617. #define FARP_MATCH_IP 0x4 /* Match on IP address, not supported */
  618. #define FARP_MATCH_IPV4 0x5 /* Match on IPV4 address, not
  619. supported */
  620. #define FARP_MATCH_IPV6 0x6 /* Match on IPV6 address, not
  621. supported */
  622. uint32_t Rflags:8;
  623. uint32_t Rdid:24;
  624. #define FARP_REQUEST_PLOGI 0x1 /* Request for PLOGI */
  625. #define FARP_REQUEST_FARPR 0x2 /* Request for FARP Response */
  626. struct lpfc_name OportName;
  627. struct lpfc_name OnodeName;
  628. struct lpfc_name RportName;
  629. struct lpfc_name RnodeName;
  630. uint8_t Oipaddr[16];
  631. uint8_t Ripaddr[16];
  632. } FARP;
  633. typedef struct _FAN { /* Structure is in Big Endian format */
  634. uint32_t Fdid;
  635. struct lpfc_name FportName;
  636. struct lpfc_name FnodeName;
  637. } FAN;
  638. typedef struct _SCR { /* Structure is in Big Endian format */
  639. uint8_t resvd1;
  640. uint8_t resvd2;
  641. uint8_t resvd3;
  642. uint8_t Function;
  643. #define SCR_FUNC_FABRIC 0x01
  644. #define SCR_FUNC_NPORT 0x02
  645. #define SCR_FUNC_FULL 0x03
  646. #define SCR_CLEAR 0xff
  647. } SCR;
  648. typedef struct _RNID_TOP_DISC {
  649. struct lpfc_name portName;
  650. uint8_t resvd[8];
  651. uint32_t unitType;
  652. #define RNID_HBA 0x7
  653. #define RNID_HOST 0xa
  654. #define RNID_DRIVER 0xd
  655. uint32_t physPort;
  656. uint32_t attachedNodes;
  657. uint16_t ipVersion;
  658. #define RNID_IPV4 0x1
  659. #define RNID_IPV6 0x2
  660. uint16_t UDPport;
  661. uint8_t ipAddr[16];
  662. uint16_t resvd1;
  663. uint16_t flags;
  664. #define RNID_TD_SUPPORT 0x1
  665. #define RNID_LP_VALID 0x2
  666. } RNID_TOP_DISC;
  667. typedef struct _RNID { /* Structure is in Big Endian format */
  668. uint8_t Format;
  669. #define RNID_TOPOLOGY_DISC 0xdf
  670. uint8_t CommonLen;
  671. uint8_t resvd1;
  672. uint8_t SpecificLen;
  673. struct lpfc_name portName;
  674. struct lpfc_name nodeName;
  675. union {
  676. RNID_TOP_DISC topologyDisc; /* topology disc (0xdf) */
  677. } un;
  678. } RNID;
  679. typedef struct _RPS { /* Structure is in Big Endian format */
  680. union {
  681. uint32_t portNum;
  682. struct lpfc_name portName;
  683. } un;
  684. } RPS;
  685. typedef struct _RPS_RSP { /* Structure is in Big Endian format */
  686. uint16_t rsvd1;
  687. uint16_t portStatus;
  688. uint32_t linkFailureCnt;
  689. uint32_t lossSyncCnt;
  690. uint32_t lossSignalCnt;
  691. uint32_t primSeqErrCnt;
  692. uint32_t invalidXmitWord;
  693. uint32_t crcCnt;
  694. } RPS_RSP;
  695. typedef struct _RPL { /* Structure is in Big Endian format */
  696. uint32_t maxsize;
  697. uint32_t index;
  698. } RPL;
  699. typedef struct _PORT_NUM_BLK {
  700. uint32_t portNum;
  701. uint32_t portID;
  702. struct lpfc_name portName;
  703. } PORT_NUM_BLK;
  704. typedef struct _RPL_RSP { /* Structure is in Big Endian format */
  705. uint32_t listLen;
  706. uint32_t index;
  707. PORT_NUM_BLK port_num_blk;
  708. } RPL_RSP;
  709. /* This is used for RSCN command */
  710. typedef struct _D_ID { /* Structure is in Big Endian format */
  711. union {
  712. uint32_t word;
  713. struct {
  714. #ifdef __BIG_ENDIAN_BITFIELD
  715. uint8_t resv;
  716. uint8_t domain;
  717. uint8_t area;
  718. uint8_t id;
  719. #else /* __LITTLE_ENDIAN_BITFIELD */
  720. uint8_t id;
  721. uint8_t area;
  722. uint8_t domain;
  723. uint8_t resv;
  724. #endif
  725. } b;
  726. } un;
  727. } D_ID;
  728. /*
  729. * Structure to define all ELS Payload types
  730. */
  731. typedef struct _ELS_PKT { /* Structure is in Big Endian format */
  732. uint8_t elsCode; /* FC Word 0, bit 24:31 */
  733. uint8_t elsByte1;
  734. uint8_t elsByte2;
  735. uint8_t elsByte3;
  736. union {
  737. struct ls_rjt lsRjt; /* Payload for LS_RJT ELS response */
  738. struct serv_parm logi; /* Payload for PLOGI/FLOGI/PDISC/ACC */
  739. LOGO logo; /* Payload for PLOGO/FLOGO/ACC */
  740. PRLI prli; /* Payload for PRLI/ACC */
  741. PRLO prlo; /* Payload for PRLO/ACC */
  742. ADISC adisc; /* Payload for ADISC/ACC */
  743. FARP farp; /* Payload for FARP/ACC */
  744. FAN fan; /* Payload for FAN */
  745. SCR scr; /* Payload for SCR/ACC */
  746. RNID rnid; /* Payload for RNID */
  747. uint8_t pad[128 - 4]; /* Pad out to payload of 128 bytes */
  748. } un;
  749. } ELS_PKT;
  750. /*
  751. * FDMI
  752. * HBA MAnagement Operations Command Codes
  753. */
  754. #define SLI_MGMT_GRHL 0x100 /* Get registered HBA list */
  755. #define SLI_MGMT_GHAT 0x101 /* Get HBA attributes */
  756. #define SLI_MGMT_GRPL 0x102 /* Get registered Port list */
  757. #define SLI_MGMT_GPAT 0x110 /* Get Port attributes */
  758. #define SLI_MGMT_RHBA 0x200 /* Register HBA */
  759. #define SLI_MGMT_RHAT 0x201 /* Register HBA atttributes */
  760. #define SLI_MGMT_RPRT 0x210 /* Register Port */
  761. #define SLI_MGMT_RPA 0x211 /* Register Port attributes */
  762. #define SLI_MGMT_DHBA 0x300 /* De-register HBA */
  763. #define SLI_MGMT_DPRT 0x310 /* De-register Port */
  764. /*
  765. * Management Service Subtypes
  766. */
  767. #define SLI_CT_FDMI_Subtypes 0x10
  768. /*
  769. * HBA Management Service Reject Code
  770. */
  771. #define REJECT_CODE 0x9 /* Unable to perform command request */
  772. /*
  773. * HBA Management Service Reject Reason Code
  774. * Please refer to the Reason Codes above
  775. */
  776. /*
  777. * HBA Attribute Types
  778. */
  779. #define NODE_NAME 0x1
  780. #define MANUFACTURER 0x2
  781. #define SERIAL_NUMBER 0x3
  782. #define MODEL 0x4
  783. #define MODEL_DESCRIPTION 0x5
  784. #define HARDWARE_VERSION 0x6
  785. #define DRIVER_VERSION 0x7
  786. #define OPTION_ROM_VERSION 0x8
  787. #define FIRMWARE_VERSION 0x9
  788. #define OS_NAME_VERSION 0xa
  789. #define MAX_CT_PAYLOAD_LEN 0xb
  790. /*
  791. * Port Attrubute Types
  792. */
  793. #define SUPPORTED_FC4_TYPES 0x1
  794. #define SUPPORTED_SPEED 0x2
  795. #define PORT_SPEED 0x3
  796. #define MAX_FRAME_SIZE 0x4
  797. #define OS_DEVICE_NAME 0x5
  798. #define HOST_NAME 0x6
  799. union AttributesDef {
  800. /* Structure is in Big Endian format */
  801. struct {
  802. uint32_t AttrType:16;
  803. uint32_t AttrLen:16;
  804. } bits;
  805. uint32_t word;
  806. };
  807. /*
  808. * HBA Attribute Entry (8 - 260 bytes)
  809. */
  810. typedef struct {
  811. union AttributesDef ad;
  812. union {
  813. uint32_t VendorSpecific;
  814. uint8_t Manufacturer[64];
  815. uint8_t SerialNumber[64];
  816. uint8_t Model[256];
  817. uint8_t ModelDescription[256];
  818. uint8_t HardwareVersion[256];
  819. uint8_t DriverVersion[256];
  820. uint8_t OptionROMVersion[256];
  821. uint8_t FirmwareVersion[256];
  822. struct lpfc_name NodeName;
  823. uint8_t SupportFC4Types[32];
  824. uint32_t SupportSpeed;
  825. uint32_t PortSpeed;
  826. uint32_t MaxFrameSize;
  827. uint8_t OsDeviceName[256];
  828. uint8_t OsNameVersion[256];
  829. uint32_t MaxCTPayloadLen;
  830. uint8_t HostName[256];
  831. } un;
  832. } ATTRIBUTE_ENTRY;
  833. /*
  834. * HBA Attribute Block
  835. */
  836. typedef struct {
  837. uint32_t EntryCnt; /* Number of HBA attribute entries */
  838. ATTRIBUTE_ENTRY Entry; /* Variable-length array */
  839. } ATTRIBUTE_BLOCK;
  840. /*
  841. * Port Entry
  842. */
  843. typedef struct {
  844. struct lpfc_name PortName;
  845. } PORT_ENTRY;
  846. /*
  847. * HBA Identifier
  848. */
  849. typedef struct {
  850. struct lpfc_name PortName;
  851. } HBA_IDENTIFIER;
  852. /*
  853. * Registered Port List Format
  854. */
  855. typedef struct {
  856. uint32_t EntryCnt;
  857. PORT_ENTRY pe; /* Variable-length array */
  858. } REG_PORT_LIST;
  859. /*
  860. * Register HBA(RHBA)
  861. */
  862. typedef struct {
  863. HBA_IDENTIFIER hi;
  864. REG_PORT_LIST rpl; /* variable-length array */
  865. /* ATTRIBUTE_BLOCK ab; */
  866. } REG_HBA;
  867. /*
  868. * Register HBA Attributes (RHAT)
  869. */
  870. typedef struct {
  871. struct lpfc_name HBA_PortName;
  872. ATTRIBUTE_BLOCK ab;
  873. } REG_HBA_ATTRIBUTE;
  874. /*
  875. * Register Port Attributes (RPA)
  876. */
  877. typedef struct {
  878. struct lpfc_name PortName;
  879. ATTRIBUTE_BLOCK ab;
  880. } REG_PORT_ATTRIBUTE;
  881. /*
  882. * Get Registered HBA List (GRHL) Accept Payload Format
  883. */
  884. typedef struct {
  885. uint32_t HBA__Entry_Cnt; /* Number of Registered HBA Identifiers */
  886. struct lpfc_name HBA_PortName; /* Variable-length array */
  887. } GRHL_ACC_PAYLOAD;
  888. /*
  889. * Get Registered Port List (GRPL) Accept Payload Format
  890. */
  891. typedef struct {
  892. uint32_t RPL_Entry_Cnt; /* Number of Registered Port Entries */
  893. PORT_ENTRY Reg_Port_Entry[1]; /* Variable-length array */
  894. } GRPL_ACC_PAYLOAD;
  895. /*
  896. * Get Port Attributes (GPAT) Accept Payload Format
  897. */
  898. typedef struct {
  899. ATTRIBUTE_BLOCK pab;
  900. } GPAT_ACC_PAYLOAD;
  901. /*
  902. * Begin HBA configuration parameters.
  903. * The PCI configuration register BAR assignments are:
  904. * BAR0, offset 0x10 - SLIM base memory address
  905. * BAR1, offset 0x14 - SLIM base memory high address
  906. * BAR2, offset 0x18 - REGISTER base memory address
  907. * BAR3, offset 0x1c - REGISTER base memory high address
  908. * BAR4, offset 0x20 - BIU I/O registers
  909. * BAR5, offset 0x24 - REGISTER base io high address
  910. */
  911. /* Number of rings currently used and available. */
  912. #define MAX_CONFIGURED_RINGS 3
  913. #define MAX_RINGS 4
  914. /* IOCB / Mailbox is owned by FireFly */
  915. #define OWN_CHIP 1
  916. /* IOCB / Mailbox is owned by Host */
  917. #define OWN_HOST 0
  918. /* Number of 4-byte words in an IOCB. */
  919. #define IOCB_WORD_SZ 8
  920. /* defines for type field in fc header */
  921. #define FC_ELS_DATA 0x1
  922. #define FC_LLC_SNAP 0x5
  923. #define FC_FCP_DATA 0x8
  924. #define FC_COMMON_TRANSPORT_ULP 0x20
  925. /* defines for rctl field in fc header */
  926. #define FC_DEV_DATA 0x0
  927. #define FC_UNSOL_CTL 0x2
  928. #define FC_SOL_CTL 0x3
  929. #define FC_UNSOL_DATA 0x4
  930. #define FC_FCP_CMND 0x6
  931. #define FC_ELS_REQ 0x22
  932. #define FC_ELS_RSP 0x23
  933. /* network headers for Dfctl field */
  934. #define FC_NET_HDR 0x20
  935. /* Start FireFly Register definitions */
  936. #define PCI_VENDOR_ID_EMULEX 0x10df
  937. #define PCI_DEVICE_ID_FIREFLY 0x1ae5
  938. #define PCI_DEVICE_ID_RFLY 0xf095
  939. #define PCI_DEVICE_ID_PFLY 0xf098
  940. #define PCI_DEVICE_ID_LP101 0xf0a1
  941. #define PCI_DEVICE_ID_TFLY 0xf0a5
  942. #define PCI_DEVICE_ID_BSMB 0xf0d1
  943. #define PCI_DEVICE_ID_BMID 0xf0d5
  944. #define PCI_DEVICE_ID_ZSMB 0xf0e1
  945. #define PCI_DEVICE_ID_ZMID 0xf0e5
  946. #define PCI_DEVICE_ID_NEPTUNE 0xf0f5
  947. #define PCI_DEVICE_ID_NEPTUNE_SCSP 0xf0f6
  948. #define PCI_DEVICE_ID_NEPTUNE_DCSP 0xf0f7
  949. #define PCI_DEVICE_ID_SUPERFLY 0xf700
  950. #define PCI_DEVICE_ID_DRAGONFLY 0xf800
  951. #define PCI_DEVICE_ID_CENTAUR 0xf900
  952. #define PCI_DEVICE_ID_PEGASUS 0xf980
  953. #define PCI_DEVICE_ID_THOR 0xfa00
  954. #define PCI_DEVICE_ID_VIPER 0xfb00
  955. #define PCI_DEVICE_ID_LP10000S 0xfc00
  956. #define PCI_DEVICE_ID_LP11000S 0xfc10
  957. #define PCI_DEVICE_ID_LPE11000S 0xfc20
  958. #define PCI_DEVICE_ID_HELIOS 0xfd00
  959. #define PCI_DEVICE_ID_HELIOS_SCSP 0xfd11
  960. #define PCI_DEVICE_ID_HELIOS_DCSP 0xfd12
  961. #define PCI_DEVICE_ID_ZEPHYR 0xfe00
  962. #define PCI_DEVICE_ID_ZEPHYR_SCSP 0xfe11
  963. #define PCI_DEVICE_ID_ZEPHYR_DCSP 0xfe12
  964. #define PCI_SUBSYSTEM_ID_LP11000S 0xfc11
  965. #define PCI_SUBSYSTEM_ID_LP11002S 0xfc12
  966. #define PCI_SUBSYSTEM_ID_LPE11000S 0xfc21
  967. #define PCI_SUBSYSTEM_ID_LPE11002S 0xfc22
  968. #define PCI_SUBSYSTEM_ID_LPE11010S 0xfc2A
  969. #define JEDEC_ID_ADDRESS 0x0080001c
  970. #define FIREFLY_JEDEC_ID 0x1ACC
  971. #define SUPERFLY_JEDEC_ID 0x0020
  972. #define DRAGONFLY_JEDEC_ID 0x0021
  973. #define DRAGONFLY_V2_JEDEC_ID 0x0025
  974. #define CENTAUR_2G_JEDEC_ID 0x0026
  975. #define CENTAUR_1G_JEDEC_ID 0x0028
  976. #define PEGASUS_ORION_JEDEC_ID 0x0036
  977. #define PEGASUS_JEDEC_ID 0x0038
  978. #define THOR_JEDEC_ID 0x0012
  979. #define HELIOS_JEDEC_ID 0x0364
  980. #define ZEPHYR_JEDEC_ID 0x0577
  981. #define VIPER_JEDEC_ID 0x4838
  982. #define JEDEC_ID_MASK 0x0FFFF000
  983. #define JEDEC_ID_SHIFT 12
  984. #define FC_JEDEC_ID(id) ((id & JEDEC_ID_MASK) >> JEDEC_ID_SHIFT)
  985. typedef struct { /* FireFly BIU registers */
  986. uint32_t hostAtt; /* See definitions for Host Attention
  987. register */
  988. uint32_t chipAtt; /* See definitions for Chip Attention
  989. register */
  990. uint32_t hostStatus; /* See definitions for Host Status register */
  991. uint32_t hostControl; /* See definitions for Host Control register */
  992. uint32_t buiConfig; /* See definitions for BIU configuration
  993. register */
  994. } FF_REGS;
  995. /* IO Register size in bytes */
  996. #define FF_REG_AREA_SIZE 256
  997. /* Host Attention Register */
  998. #define HA_REG_OFFSET 0 /* Byte offset from register base address */
  999. #define HA_R0RE_REQ 0x00000001 /* Bit 0 */
  1000. #define HA_R0CE_RSP 0x00000002 /* Bit 1 */
  1001. #define HA_R0ATT 0x00000008 /* Bit 3 */
  1002. #define HA_R1RE_REQ 0x00000010 /* Bit 4 */
  1003. #define HA_R1CE_RSP 0x00000020 /* Bit 5 */
  1004. #define HA_R1ATT 0x00000080 /* Bit 7 */
  1005. #define HA_R2RE_REQ 0x00000100 /* Bit 8 */
  1006. #define HA_R2CE_RSP 0x00000200 /* Bit 9 */
  1007. #define HA_R2ATT 0x00000800 /* Bit 11 */
  1008. #define HA_R3RE_REQ 0x00001000 /* Bit 12 */
  1009. #define HA_R3CE_RSP 0x00002000 /* Bit 13 */
  1010. #define HA_R3ATT 0x00008000 /* Bit 15 */
  1011. #define HA_LATT 0x20000000 /* Bit 29 */
  1012. #define HA_MBATT 0x40000000 /* Bit 30 */
  1013. #define HA_ERATT 0x80000000 /* Bit 31 */
  1014. #define HA_RXRE_REQ 0x00000001 /* Bit 0 */
  1015. #define HA_RXCE_RSP 0x00000002 /* Bit 1 */
  1016. #define HA_RXATT 0x00000008 /* Bit 3 */
  1017. #define HA_RXMASK 0x0000000f
  1018. /* Chip Attention Register */
  1019. #define CA_REG_OFFSET 4 /* Byte offset from register base address */
  1020. #define CA_R0CE_REQ 0x00000001 /* Bit 0 */
  1021. #define CA_R0RE_RSP 0x00000002 /* Bit 1 */
  1022. #define CA_R0ATT 0x00000008 /* Bit 3 */
  1023. #define CA_R1CE_REQ 0x00000010 /* Bit 4 */
  1024. #define CA_R1RE_RSP 0x00000020 /* Bit 5 */
  1025. #define CA_R1ATT 0x00000080 /* Bit 7 */
  1026. #define CA_R2CE_REQ 0x00000100 /* Bit 8 */
  1027. #define CA_R2RE_RSP 0x00000200 /* Bit 9 */
  1028. #define CA_R2ATT 0x00000800 /* Bit 11 */
  1029. #define CA_R3CE_REQ 0x00001000 /* Bit 12 */
  1030. #define CA_R3RE_RSP 0x00002000 /* Bit 13 */
  1031. #define CA_R3ATT 0x00008000 /* Bit 15 */
  1032. #define CA_MBATT 0x40000000 /* Bit 30 */
  1033. /* Host Status Register */
  1034. #define HS_REG_OFFSET 8 /* Byte offset from register base address */
  1035. #define HS_MBRDY 0x00400000 /* Bit 22 */
  1036. #define HS_FFRDY 0x00800000 /* Bit 23 */
  1037. #define HS_FFER8 0x01000000 /* Bit 24 */
  1038. #define HS_FFER7 0x02000000 /* Bit 25 */
  1039. #define HS_FFER6 0x04000000 /* Bit 26 */
  1040. #define HS_FFER5 0x08000000 /* Bit 27 */
  1041. #define HS_FFER4 0x10000000 /* Bit 28 */
  1042. #define HS_FFER3 0x20000000 /* Bit 29 */
  1043. #define HS_FFER2 0x40000000 /* Bit 30 */
  1044. #define HS_FFER1 0x80000000 /* Bit 31 */
  1045. #define HS_FFERM 0xFF000000 /* Mask for error bits 31:24 */
  1046. /* Host Control Register */
  1047. #define HC_REG_OFFSET 12 /* Word offset from register base address */
  1048. #define HC_MBINT_ENA 0x00000001 /* Bit 0 */
  1049. #define HC_R0INT_ENA 0x00000002 /* Bit 1 */
  1050. #define HC_R1INT_ENA 0x00000004 /* Bit 2 */
  1051. #define HC_R2INT_ENA 0x00000008 /* Bit 3 */
  1052. #define HC_R3INT_ENA 0x00000010 /* Bit 4 */
  1053. #define HC_INITHBI 0x02000000 /* Bit 25 */
  1054. #define HC_INITMB 0x04000000 /* Bit 26 */
  1055. #define HC_INITFF 0x08000000 /* Bit 27 */
  1056. #define HC_LAINT_ENA 0x20000000 /* Bit 29 */
  1057. #define HC_ERINT_ENA 0x80000000 /* Bit 31 */
  1058. /* Mailbox Commands */
  1059. #define MBX_SHUTDOWN 0x00 /* terminate testing */
  1060. #define MBX_LOAD_SM 0x01
  1061. #define MBX_READ_NV 0x02
  1062. #define MBX_WRITE_NV 0x03
  1063. #define MBX_RUN_BIU_DIAG 0x04
  1064. #define MBX_INIT_LINK 0x05
  1065. #define MBX_DOWN_LINK 0x06
  1066. #define MBX_CONFIG_LINK 0x07
  1067. #define MBX_CONFIG_RING 0x09
  1068. #define MBX_RESET_RING 0x0A
  1069. #define MBX_READ_CONFIG 0x0B
  1070. #define MBX_READ_RCONFIG 0x0C
  1071. #define MBX_READ_SPARM 0x0D
  1072. #define MBX_READ_STATUS 0x0E
  1073. #define MBX_READ_RPI 0x0F
  1074. #define MBX_READ_XRI 0x10
  1075. #define MBX_READ_REV 0x11
  1076. #define MBX_READ_LNK_STAT 0x12
  1077. #define MBX_REG_LOGIN 0x13
  1078. #define MBX_UNREG_LOGIN 0x14
  1079. #define MBX_READ_LA 0x15
  1080. #define MBX_CLEAR_LA 0x16
  1081. #define MBX_DUMP_MEMORY 0x17
  1082. #define MBX_DUMP_CONTEXT 0x18
  1083. #define MBX_RUN_DIAGS 0x19
  1084. #define MBX_RESTART 0x1A
  1085. #define MBX_UPDATE_CFG 0x1B
  1086. #define MBX_DOWN_LOAD 0x1C
  1087. #define MBX_DEL_LD_ENTRY 0x1D
  1088. #define MBX_RUN_PROGRAM 0x1E
  1089. #define MBX_SET_MASK 0x20
  1090. #define MBX_SET_SLIM 0x21
  1091. #define MBX_UNREG_D_ID 0x23
  1092. #define MBX_KILL_BOARD 0x24
  1093. #define MBX_CONFIG_FARP 0x25
  1094. #define MBX_BEACON 0x2A
  1095. #define MBX_LOAD_AREA 0x81
  1096. #define MBX_RUN_BIU_DIAG64 0x84
  1097. #define MBX_CONFIG_PORT 0x88
  1098. #define MBX_READ_SPARM64 0x8D
  1099. #define MBX_READ_RPI64 0x8F
  1100. #define MBX_REG_LOGIN64 0x93
  1101. #define MBX_READ_LA64 0x95
  1102. #define MBX_FLASH_WR_ULA 0x98
  1103. #define MBX_SET_DEBUG 0x99
  1104. #define MBX_LOAD_EXP_ROM 0x9C
  1105. #define MBX_MAX_CMDS 0x9D
  1106. #define MBX_SLI2_CMD_MASK 0x80
  1107. /* IOCB Commands */
  1108. #define CMD_RCV_SEQUENCE_CX 0x01
  1109. #define CMD_XMIT_SEQUENCE_CR 0x02
  1110. #define CMD_XMIT_SEQUENCE_CX 0x03
  1111. #define CMD_XMIT_BCAST_CN 0x04
  1112. #define CMD_XMIT_BCAST_CX 0x05
  1113. #define CMD_QUE_RING_BUF_CN 0x06
  1114. #define CMD_QUE_XRI_BUF_CX 0x07
  1115. #define CMD_IOCB_CONTINUE_CN 0x08
  1116. #define CMD_RET_XRI_BUF_CX 0x09
  1117. #define CMD_ELS_REQUEST_CR 0x0A
  1118. #define CMD_ELS_REQUEST_CX 0x0B
  1119. #define CMD_RCV_ELS_REQ_CX 0x0D
  1120. #define CMD_ABORT_XRI_CN 0x0E
  1121. #define CMD_ABORT_XRI_CX 0x0F
  1122. #define CMD_CLOSE_XRI_CN 0x10
  1123. #define CMD_CLOSE_XRI_CX 0x11
  1124. #define CMD_CREATE_XRI_CR 0x12
  1125. #define CMD_CREATE_XRI_CX 0x13
  1126. #define CMD_GET_RPI_CN 0x14
  1127. #define CMD_XMIT_ELS_RSP_CX 0x15
  1128. #define CMD_GET_RPI_CR 0x16
  1129. #define CMD_XRI_ABORTED_CX 0x17
  1130. #define CMD_FCP_IWRITE_CR 0x18
  1131. #define CMD_FCP_IWRITE_CX 0x19
  1132. #define CMD_FCP_IREAD_CR 0x1A
  1133. #define CMD_FCP_IREAD_CX 0x1B
  1134. #define CMD_FCP_ICMND_CR 0x1C
  1135. #define CMD_FCP_ICMND_CX 0x1D
  1136. #define CMD_ADAPTER_MSG 0x20
  1137. #define CMD_ADAPTER_DUMP 0x22
  1138. /* SLI_2 IOCB Command Set */
  1139. #define CMD_RCV_SEQUENCE64_CX 0x81
  1140. #define CMD_XMIT_SEQUENCE64_CR 0x82
  1141. #define CMD_XMIT_SEQUENCE64_CX 0x83
  1142. #define CMD_XMIT_BCAST64_CN 0x84
  1143. #define CMD_XMIT_BCAST64_CX 0x85
  1144. #define CMD_QUE_RING_BUF64_CN 0x86
  1145. #define CMD_QUE_XRI_BUF64_CX 0x87
  1146. #define CMD_IOCB_CONTINUE64_CN 0x88
  1147. #define CMD_RET_XRI_BUF64_CX 0x89
  1148. #define CMD_ELS_REQUEST64_CR 0x8A
  1149. #define CMD_ELS_REQUEST64_CX 0x8B
  1150. #define CMD_ABORT_MXRI64_CN 0x8C
  1151. #define CMD_RCV_ELS_REQ64_CX 0x8D
  1152. #define CMD_XMIT_ELS_RSP64_CX 0x95
  1153. #define CMD_FCP_IWRITE64_CR 0x98
  1154. #define CMD_FCP_IWRITE64_CX 0x99
  1155. #define CMD_FCP_IREAD64_CR 0x9A
  1156. #define CMD_FCP_IREAD64_CX 0x9B
  1157. #define CMD_FCP_ICMND64_CR 0x9C
  1158. #define CMD_FCP_ICMND64_CX 0x9D
  1159. #define CMD_GEN_REQUEST64_CR 0xC2
  1160. #define CMD_GEN_REQUEST64_CX 0xC3
  1161. #define CMD_MAX_IOCB_CMD 0xE6
  1162. #define CMD_IOCB_MASK 0xff
  1163. #define MAX_MSG_DATA 28 /* max msg data in CMD_ADAPTER_MSG
  1164. iocb */
  1165. #define LPFC_MAX_ADPTMSG 32 /* max msg data */
  1166. /*
  1167. * Define Status
  1168. */
  1169. #define MBX_SUCCESS 0
  1170. #define MBXERR_NUM_RINGS 1
  1171. #define MBXERR_NUM_IOCBS 2
  1172. #define MBXERR_IOCBS_EXCEEDED 3
  1173. #define MBXERR_BAD_RING_NUMBER 4
  1174. #define MBXERR_MASK_ENTRIES_RANGE 5
  1175. #define MBXERR_MASKS_EXCEEDED 6
  1176. #define MBXERR_BAD_PROFILE 7
  1177. #define MBXERR_BAD_DEF_CLASS 8
  1178. #define MBXERR_BAD_MAX_RESPONDER 9
  1179. #define MBXERR_BAD_MAX_ORIGINATOR 10
  1180. #define MBXERR_RPI_REGISTERED 11
  1181. #define MBXERR_RPI_FULL 12
  1182. #define MBXERR_NO_RESOURCES 13
  1183. #define MBXERR_BAD_RCV_LENGTH 14
  1184. #define MBXERR_DMA_ERROR 15
  1185. #define MBXERR_ERROR 16
  1186. #define MBX_NOT_FINISHED 255
  1187. #define MBX_BUSY 0xffffff /* Attempted cmd to busy Mailbox */
  1188. #define MBX_TIMEOUT 0xfffffe /* time-out expired waiting for */
  1189. /*
  1190. * Begin Structure Definitions for Mailbox Commands
  1191. */
  1192. typedef struct {
  1193. #ifdef __BIG_ENDIAN_BITFIELD
  1194. uint8_t tval;
  1195. uint8_t tmask;
  1196. uint8_t rval;
  1197. uint8_t rmask;
  1198. #else /* __LITTLE_ENDIAN_BITFIELD */
  1199. uint8_t rmask;
  1200. uint8_t rval;
  1201. uint8_t tmask;
  1202. uint8_t tval;
  1203. #endif
  1204. } RR_REG;
  1205. struct ulp_bde {
  1206. uint32_t bdeAddress;
  1207. #ifdef __BIG_ENDIAN_BITFIELD
  1208. uint32_t bdeReserved:4;
  1209. uint32_t bdeAddrHigh:4;
  1210. uint32_t bdeSize:24;
  1211. #else /* __LITTLE_ENDIAN_BITFIELD */
  1212. uint32_t bdeSize:24;
  1213. uint32_t bdeAddrHigh:4;
  1214. uint32_t bdeReserved:4;
  1215. #endif
  1216. };
  1217. struct ulp_bde64 { /* SLI-2 */
  1218. union ULP_BDE_TUS {
  1219. uint32_t w;
  1220. struct {
  1221. #ifdef __BIG_ENDIAN_BITFIELD
  1222. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  1223. VALUE !! */
  1224. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  1225. #else /* __LITTLE_ENDIAN_BITFIELD */
  1226. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  1227. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  1228. VALUE !! */
  1229. #endif
  1230. #define BUFF_USE_RSVD 0x01 /* bdeFlags */
  1231. #define BUFF_USE_INTRPT 0x02 /* Not Implemented with LP6000 */
  1232. #define BUFF_USE_CMND 0x04 /* Optional, 1=cmd/rsp 0=data buffer */
  1233. #define BUFF_USE_RCV 0x08 /* "" "", 1=rcv buffer, 0=xmit
  1234. buffer */
  1235. #define BUFF_TYPE_32BIT 0x10 /* "" "", 1=32 bit addr 0=64 bit
  1236. addr */
  1237. #define BUFF_TYPE_SPECIAL 0x20 /* Not Implemented with LP6000 */
  1238. #define BUFF_TYPE_BDL 0x40 /* Optional, may be set in BDL */
  1239. #define BUFF_TYPE_INVALID 0x80 /* "" "" */
  1240. } f;
  1241. } tus;
  1242. uint32_t addrLow;
  1243. uint32_t addrHigh;
  1244. };
  1245. #define BDE64_SIZE_WORD 0
  1246. #define BPL64_SIZE_WORD 0x40
  1247. typedef struct ULP_BDL { /* SLI-2 */
  1248. #ifdef __BIG_ENDIAN_BITFIELD
  1249. uint32_t bdeFlags:8; /* BDL Flags */
  1250. uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
  1251. #else /* __LITTLE_ENDIAN_BITFIELD */
  1252. uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
  1253. uint32_t bdeFlags:8; /* BDL Flags */
  1254. #endif
  1255. uint32_t addrLow; /* Address 0:31 */
  1256. uint32_t addrHigh; /* Address 32:63 */
  1257. uint32_t ulpIoTag32; /* Can be used for 32 bit I/O Tag */
  1258. } ULP_BDL;
  1259. /* Structure for MB Command LOAD_SM and DOWN_LOAD */
  1260. typedef struct {
  1261. #ifdef __BIG_ENDIAN_BITFIELD
  1262. uint32_t rsvd2:25;
  1263. uint32_t acknowledgment:1;
  1264. uint32_t version:1;
  1265. uint32_t erase_or_prog:1;
  1266. uint32_t update_flash:1;
  1267. uint32_t update_ram:1;
  1268. uint32_t method:1;
  1269. uint32_t load_cmplt:1;
  1270. #else /* __LITTLE_ENDIAN_BITFIELD */
  1271. uint32_t load_cmplt:1;
  1272. uint32_t method:1;
  1273. uint32_t update_ram:1;
  1274. uint32_t update_flash:1;
  1275. uint32_t erase_or_prog:1;
  1276. uint32_t version:1;
  1277. uint32_t acknowledgment:1;
  1278. uint32_t rsvd2:25;
  1279. #endif
  1280. uint32_t dl_to_adr_low;
  1281. uint32_t dl_to_adr_high;
  1282. uint32_t dl_len;
  1283. union {
  1284. uint32_t dl_from_mbx_offset;
  1285. struct ulp_bde dl_from_bde;
  1286. struct ulp_bde64 dl_from_bde64;
  1287. } un;
  1288. } LOAD_SM_VAR;
  1289. /* Structure for MB Command READ_NVPARM (02) */
  1290. typedef struct {
  1291. uint32_t rsvd1[3]; /* Read as all one's */
  1292. uint32_t rsvd2; /* Read as all zero's */
  1293. uint32_t portname[2]; /* N_PORT name */
  1294. uint32_t nodename[2]; /* NODE name */
  1295. #ifdef __BIG_ENDIAN_BITFIELD
  1296. uint32_t pref_DID:24;
  1297. uint32_t hardAL_PA:8;
  1298. #else /* __LITTLE_ENDIAN_BITFIELD */
  1299. uint32_t hardAL_PA:8;
  1300. uint32_t pref_DID:24;
  1301. #endif
  1302. uint32_t rsvd3[21]; /* Read as all one's */
  1303. } READ_NV_VAR;
  1304. /* Structure for MB Command WRITE_NVPARMS (03) */
  1305. typedef struct {
  1306. uint32_t rsvd1[3]; /* Must be all one's */
  1307. uint32_t rsvd2; /* Must be all zero's */
  1308. uint32_t portname[2]; /* N_PORT name */
  1309. uint32_t nodename[2]; /* NODE name */
  1310. #ifdef __BIG_ENDIAN_BITFIELD
  1311. uint32_t pref_DID:24;
  1312. uint32_t hardAL_PA:8;
  1313. #else /* __LITTLE_ENDIAN_BITFIELD */
  1314. uint32_t hardAL_PA:8;
  1315. uint32_t pref_DID:24;
  1316. #endif
  1317. uint32_t rsvd3[21]; /* Must be all one's */
  1318. } WRITE_NV_VAR;
  1319. /* Structure for MB Command RUN_BIU_DIAG (04) */
  1320. /* Structure for MB Command RUN_BIU_DIAG64 (0x84) */
  1321. typedef struct {
  1322. uint32_t rsvd1;
  1323. union {
  1324. struct {
  1325. struct ulp_bde xmit_bde;
  1326. struct ulp_bde rcv_bde;
  1327. } s1;
  1328. struct {
  1329. struct ulp_bde64 xmit_bde64;
  1330. struct ulp_bde64 rcv_bde64;
  1331. } s2;
  1332. } un;
  1333. } BIU_DIAG_VAR;
  1334. /* Structure for MB Command INIT_LINK (05) */
  1335. typedef struct {
  1336. #ifdef __BIG_ENDIAN_BITFIELD
  1337. uint32_t rsvd1:24;
  1338. uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
  1339. #else /* __LITTLE_ENDIAN_BITFIELD */
  1340. uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
  1341. uint32_t rsvd1:24;
  1342. #endif
  1343. #ifdef __BIG_ENDIAN_BITFIELD
  1344. uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
  1345. uint8_t rsvd2;
  1346. uint16_t link_flags;
  1347. #else /* __LITTLE_ENDIAN_BITFIELD */
  1348. uint16_t link_flags;
  1349. uint8_t rsvd2;
  1350. uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
  1351. #endif
  1352. #define FLAGS_LOCAL_LB 0x01 /* link_flags (=1) ENDEC loopback */
  1353. #define FLAGS_TOPOLOGY_MODE_LOOP_PT 0x00 /* Attempt loop then pt-pt */
  1354. #define FLAGS_TOPOLOGY_MODE_PT_PT 0x02 /* Attempt pt-pt only */
  1355. #define FLAGS_TOPOLOGY_MODE_LOOP 0x04 /* Attempt loop only */
  1356. #define FLAGS_TOPOLOGY_MODE_PT_LOOP 0x06 /* Attempt pt-pt then loop */
  1357. #define FLAGS_LIRP_LILP 0x80 /* LIRP / LILP is disabled */
  1358. #define FLAGS_TOPOLOGY_FAILOVER 0x0400 /* Bit 10 */
  1359. #define FLAGS_LINK_SPEED 0x0800 /* Bit 11 */
  1360. uint32_t link_speed;
  1361. #define LINK_SPEED_AUTO 0 /* Auto selection */
  1362. #define LINK_SPEED_1G 1 /* 1 Gigabaud */
  1363. #define LINK_SPEED_2G 2 /* 2 Gigabaud */
  1364. #define LINK_SPEED_4G 4 /* 4 Gigabaud */
  1365. #define LINK_SPEED_8G 8 /* 4 Gigabaud */
  1366. #define LINK_SPEED_10G 16 /* 10 Gigabaud */
  1367. } INIT_LINK_VAR;
  1368. /* Structure for MB Command DOWN_LINK (06) */
  1369. typedef struct {
  1370. uint32_t rsvd1;
  1371. } DOWN_LINK_VAR;
  1372. /* Structure for MB Command CONFIG_LINK (07) */
  1373. typedef struct {
  1374. #ifdef __BIG_ENDIAN_BITFIELD
  1375. uint32_t cr:1;
  1376. uint32_t ci:1;
  1377. uint32_t cr_delay:6;
  1378. uint32_t cr_count:8;
  1379. uint32_t rsvd1:8;
  1380. uint32_t MaxBBC:8;
  1381. #else /* __LITTLE_ENDIAN_BITFIELD */
  1382. uint32_t MaxBBC:8;
  1383. uint32_t rsvd1:8;
  1384. uint32_t cr_count:8;
  1385. uint32_t cr_delay:6;
  1386. uint32_t ci:1;
  1387. uint32_t cr:1;
  1388. #endif
  1389. uint32_t myId;
  1390. uint32_t rsvd2;
  1391. uint32_t edtov;
  1392. uint32_t arbtov;
  1393. uint32_t ratov;
  1394. uint32_t rttov;
  1395. uint32_t altov;
  1396. uint32_t crtov;
  1397. uint32_t citov;
  1398. #ifdef __BIG_ENDIAN_BITFIELD
  1399. uint32_t rrq_enable:1;
  1400. uint32_t rrq_immed:1;
  1401. uint32_t rsvd4:29;
  1402. uint32_t ack0_enable:1;
  1403. #else /* __LITTLE_ENDIAN_BITFIELD */
  1404. uint32_t ack0_enable:1;
  1405. uint32_t rsvd4:29;
  1406. uint32_t rrq_immed:1;
  1407. uint32_t rrq_enable:1;
  1408. #endif
  1409. } CONFIG_LINK;
  1410. /* Structure for MB Command PART_SLIM (08)
  1411. * will be removed since SLI1 is no longer supported!
  1412. */
  1413. typedef struct {
  1414. #ifdef __BIG_ENDIAN_BITFIELD
  1415. uint16_t offCiocb;
  1416. uint16_t numCiocb;
  1417. uint16_t offRiocb;
  1418. uint16_t numRiocb;
  1419. #else /* __LITTLE_ENDIAN_BITFIELD */
  1420. uint16_t numCiocb;
  1421. uint16_t offCiocb;
  1422. uint16_t numRiocb;
  1423. uint16_t offRiocb;
  1424. #endif
  1425. } RING_DEF;
  1426. typedef struct {
  1427. #ifdef __BIG_ENDIAN_BITFIELD
  1428. uint32_t unused1:24;
  1429. uint32_t numRing:8;
  1430. #else /* __LITTLE_ENDIAN_BITFIELD */
  1431. uint32_t numRing:8;
  1432. uint32_t unused1:24;
  1433. #endif
  1434. RING_DEF ringdef[4];
  1435. uint32_t hbainit;
  1436. } PART_SLIM_VAR;
  1437. /* Structure for MB Command CONFIG_RING (09) */
  1438. typedef struct {
  1439. #ifdef __BIG_ENDIAN_BITFIELD
  1440. uint32_t unused2:6;
  1441. uint32_t recvSeq:1;
  1442. uint32_t recvNotify:1;
  1443. uint32_t numMask:8;
  1444. uint32_t profile:8;
  1445. uint32_t unused1:4;
  1446. uint32_t ring:4;
  1447. #else /* __LITTLE_ENDIAN_BITFIELD */
  1448. uint32_t ring:4;
  1449. uint32_t unused1:4;
  1450. uint32_t profile:8;
  1451. uint32_t numMask:8;
  1452. uint32_t recvNotify:1;
  1453. uint32_t recvSeq:1;
  1454. uint32_t unused2:6;
  1455. #endif
  1456. #ifdef __BIG_ENDIAN_BITFIELD
  1457. uint16_t maxRespXchg;
  1458. uint16_t maxOrigXchg;
  1459. #else /* __LITTLE_ENDIAN_BITFIELD */
  1460. uint16_t maxOrigXchg;
  1461. uint16_t maxRespXchg;
  1462. #endif
  1463. RR_REG rrRegs[6];
  1464. } CONFIG_RING_VAR;
  1465. /* Structure for MB Command RESET_RING (10) */
  1466. typedef struct {
  1467. uint32_t ring_no;
  1468. } RESET_RING_VAR;
  1469. /* Structure for MB Command READ_CONFIG (11) */
  1470. typedef struct {
  1471. #ifdef __BIG_ENDIAN_BITFIELD
  1472. uint32_t cr:1;
  1473. uint32_t ci:1;
  1474. uint32_t cr_delay:6;
  1475. uint32_t cr_count:8;
  1476. uint32_t InitBBC:8;
  1477. uint32_t MaxBBC:8;
  1478. #else /* __LITTLE_ENDIAN_BITFIELD */
  1479. uint32_t MaxBBC:8;
  1480. uint32_t InitBBC:8;
  1481. uint32_t cr_count:8;
  1482. uint32_t cr_delay:6;
  1483. uint32_t ci:1;
  1484. uint32_t cr:1;
  1485. #endif
  1486. #ifdef __BIG_ENDIAN_BITFIELD
  1487. uint32_t topology:8;
  1488. uint32_t myDid:24;
  1489. #else /* __LITTLE_ENDIAN_BITFIELD */
  1490. uint32_t myDid:24;
  1491. uint32_t topology:8;
  1492. #endif
  1493. /* Defines for topology (defined previously) */
  1494. #ifdef __BIG_ENDIAN_BITFIELD
  1495. uint32_t AR:1;
  1496. uint32_t IR:1;
  1497. uint32_t rsvd1:29;
  1498. uint32_t ack0:1;
  1499. #else /* __LITTLE_ENDIAN_BITFIELD */
  1500. uint32_t ack0:1;
  1501. uint32_t rsvd1:29;
  1502. uint32_t IR:1;
  1503. uint32_t AR:1;
  1504. #endif
  1505. uint32_t edtov;
  1506. uint32_t arbtov;
  1507. uint32_t ratov;
  1508. uint32_t rttov;
  1509. uint32_t altov;
  1510. uint32_t lmt;
  1511. #define LMT_RESERVED 0x000 /* Not used */
  1512. #define LMT_1Gb 0x004
  1513. #define LMT_2Gb 0x008
  1514. #define LMT_4Gb 0x040
  1515. #define LMT_8Gb 0x080
  1516. #define LMT_10Gb 0x100
  1517. uint32_t rsvd2;
  1518. uint32_t rsvd3;
  1519. uint32_t max_xri;
  1520. uint32_t max_iocb;
  1521. uint32_t max_rpi;
  1522. uint32_t avail_xri;
  1523. uint32_t avail_iocb;
  1524. uint32_t avail_rpi;
  1525. uint32_t default_rpi;
  1526. } READ_CONFIG_VAR;
  1527. /* Structure for MB Command READ_RCONFIG (12) */
  1528. typedef struct {
  1529. #ifdef __BIG_ENDIAN_BITFIELD
  1530. uint32_t rsvd2:7;
  1531. uint32_t recvNotify:1;
  1532. uint32_t numMask:8;
  1533. uint32_t profile:8;
  1534. uint32_t rsvd1:4;
  1535. uint32_t ring:4;
  1536. #else /* __LITTLE_ENDIAN_BITFIELD */
  1537. uint32_t ring:4;
  1538. uint32_t rsvd1:4;
  1539. uint32_t profile:8;
  1540. uint32_t numMask:8;
  1541. uint32_t recvNotify:1;
  1542. uint32_t rsvd2:7;
  1543. #endif
  1544. #ifdef __BIG_ENDIAN_BITFIELD
  1545. uint16_t maxResp;
  1546. uint16_t maxOrig;
  1547. #else /* __LITTLE_ENDIAN_BITFIELD */
  1548. uint16_t maxOrig;
  1549. uint16_t maxResp;
  1550. #endif
  1551. RR_REG rrRegs[6];
  1552. #ifdef __BIG_ENDIAN_BITFIELD
  1553. uint16_t cmdRingOffset;
  1554. uint16_t cmdEntryCnt;
  1555. uint16_t rspRingOffset;
  1556. uint16_t rspEntryCnt;
  1557. uint16_t nextCmdOffset;
  1558. uint16_t rsvd3;
  1559. uint16_t nextRspOffset;
  1560. uint16_t rsvd4;
  1561. #else /* __LITTLE_ENDIAN_BITFIELD */
  1562. uint16_t cmdEntryCnt;
  1563. uint16_t cmdRingOffset;
  1564. uint16_t rspEntryCnt;
  1565. uint16_t rspRingOffset;
  1566. uint16_t rsvd3;
  1567. uint16_t nextCmdOffset;
  1568. uint16_t rsvd4;
  1569. uint16_t nextRspOffset;
  1570. #endif
  1571. } READ_RCONF_VAR;
  1572. /* Structure for MB Command READ_SPARM (13) */
  1573. /* Structure for MB Command READ_SPARM64 (0x8D) */
  1574. typedef struct {
  1575. uint32_t rsvd1;
  1576. uint32_t rsvd2;
  1577. union {
  1578. struct ulp_bde sp; /* This BDE points to struct serv_parm
  1579. structure */
  1580. struct ulp_bde64 sp64;
  1581. } un;
  1582. } READ_SPARM_VAR;
  1583. /* Structure for MB Command READ_STATUS (14) */
  1584. typedef struct {
  1585. #ifdef __BIG_ENDIAN_BITFIELD
  1586. uint32_t rsvd1:31;
  1587. uint32_t clrCounters:1;
  1588. uint16_t activeXriCnt;
  1589. uint16_t activeRpiCnt;
  1590. #else /* __LITTLE_ENDIAN_BITFIELD */
  1591. uint32_t clrCounters:1;
  1592. uint32_t rsvd1:31;
  1593. uint16_t activeRpiCnt;
  1594. uint16_t activeXriCnt;
  1595. #endif
  1596. uint32_t xmitByteCnt;
  1597. uint32_t rcvByteCnt;
  1598. uint32_t xmitFrameCnt;
  1599. uint32_t rcvFrameCnt;
  1600. uint32_t xmitSeqCnt;
  1601. uint32_t rcvSeqCnt;
  1602. uint32_t totalOrigExchanges;
  1603. uint32_t totalRespExchanges;
  1604. uint32_t rcvPbsyCnt;
  1605. uint32_t rcvFbsyCnt;
  1606. } READ_STATUS_VAR;
  1607. /* Structure for MB Command READ_RPI (15) */
  1608. /* Structure for MB Command READ_RPI64 (0x8F) */
  1609. typedef struct {
  1610. #ifdef __BIG_ENDIAN_BITFIELD
  1611. uint16_t nextRpi;
  1612. uint16_t reqRpi;
  1613. uint32_t rsvd2:8;
  1614. uint32_t DID:24;
  1615. #else /* __LITTLE_ENDIAN_BITFIELD */
  1616. uint16_t reqRpi;
  1617. uint16_t nextRpi;
  1618. uint32_t DID:24;
  1619. uint32_t rsvd2:8;
  1620. #endif
  1621. union {
  1622. struct ulp_bde sp;
  1623. struct ulp_bde64 sp64;
  1624. } un;
  1625. } READ_RPI_VAR;
  1626. /* Structure for MB Command READ_XRI (16) */
  1627. typedef struct {
  1628. #ifdef __BIG_ENDIAN_BITFIELD
  1629. uint16_t nextXri;
  1630. uint16_t reqXri;
  1631. uint16_t rsvd1;
  1632. uint16_t rpi;
  1633. uint32_t rsvd2:8;
  1634. uint32_t DID:24;
  1635. uint32_t rsvd3:8;
  1636. uint32_t SID:24;
  1637. uint32_t rsvd4;
  1638. uint8_t seqId;
  1639. uint8_t rsvd5;
  1640. uint16_t seqCount;
  1641. uint16_t oxId;
  1642. uint16_t rxId;
  1643. uint32_t rsvd6:30;
  1644. uint32_t si:1;
  1645. uint32_t exchOrig:1;
  1646. #else /* __LITTLE_ENDIAN_BITFIELD */
  1647. uint16_t reqXri;
  1648. uint16_t nextXri;
  1649. uint16_t rpi;
  1650. uint16_t rsvd1;
  1651. uint32_t DID:24;
  1652. uint32_t rsvd2:8;
  1653. uint32_t SID:24;
  1654. uint32_t rsvd3:8;
  1655. uint32_t rsvd4;
  1656. uint16_t seqCount;
  1657. uint8_t rsvd5;
  1658. uint8_t seqId;
  1659. uint16_t rxId;
  1660. uint16_t oxId;
  1661. uint32_t exchOrig:1;
  1662. uint32_t si:1;
  1663. uint32_t rsvd6:30;
  1664. #endif
  1665. } READ_XRI_VAR;
  1666. /* Structure for MB Command READ_REV (17) */
  1667. typedef struct {
  1668. #ifdef __BIG_ENDIAN_BITFIELD
  1669. uint32_t cv:1;
  1670. uint32_t rr:1;
  1671. uint32_t rsvd1:29;
  1672. uint32_t rv:1;
  1673. #else /* __LITTLE_ENDIAN_BITFIELD */
  1674. uint32_t rv:1;
  1675. uint32_t rsvd1:29;
  1676. uint32_t rr:1;
  1677. uint32_t cv:1;
  1678. #endif
  1679. uint32_t biuRev;
  1680. uint32_t smRev;
  1681. union {
  1682. uint32_t smFwRev;
  1683. struct {
  1684. #ifdef __BIG_ENDIAN_BITFIELD
  1685. uint8_t ProgType;
  1686. uint8_t ProgId;
  1687. uint16_t ProgVer:4;
  1688. uint16_t ProgRev:4;
  1689. uint16_t ProgFixLvl:2;
  1690. uint16_t ProgDistType:2;
  1691. uint16_t DistCnt:4;
  1692. #else /* __LITTLE_ENDIAN_BITFIELD */
  1693. uint16_t DistCnt:4;
  1694. uint16_t ProgDistType:2;
  1695. uint16_t ProgFixLvl:2;
  1696. uint16_t ProgRev:4;
  1697. uint16_t ProgVer:4;
  1698. uint8_t ProgId;
  1699. uint8_t ProgType;
  1700. #endif
  1701. } b;
  1702. } un;
  1703. uint32_t endecRev;
  1704. #ifdef __BIG_ENDIAN_BITFIELD
  1705. uint8_t feaLevelHigh;
  1706. uint8_t feaLevelLow;
  1707. uint8_t fcphHigh;
  1708. uint8_t fcphLow;
  1709. #else /* __LITTLE_ENDIAN_BITFIELD */
  1710. uint8_t fcphLow;
  1711. uint8_t fcphHigh;
  1712. uint8_t feaLevelLow;
  1713. uint8_t feaLevelHigh;
  1714. #endif
  1715. uint32_t postKernRev;
  1716. uint32_t opFwRev;
  1717. uint8_t opFwName[16];
  1718. uint32_t sli1FwRev;
  1719. uint8_t sli1FwName[16];
  1720. uint32_t sli2FwRev;
  1721. uint8_t sli2FwName[16];
  1722. uint32_t rsvd2;
  1723. uint32_t RandomData[7];
  1724. } READ_REV_VAR;
  1725. /* Structure for MB Command READ_LINK_STAT (18) */
  1726. typedef struct {
  1727. uint32_t rsvd1;
  1728. uint32_t linkFailureCnt;
  1729. uint32_t lossSyncCnt;
  1730. uint32_t lossSignalCnt;
  1731. uint32_t primSeqErrCnt;
  1732. uint32_t invalidXmitWord;
  1733. uint32_t crcCnt;
  1734. uint32_t primSeqTimeout;
  1735. uint32_t elasticOverrun;
  1736. uint32_t arbTimeout;
  1737. } READ_LNK_VAR;
  1738. /* Structure for MB Command REG_LOGIN (19) */
  1739. /* Structure for MB Command REG_LOGIN64 (0x93) */
  1740. typedef struct {
  1741. #ifdef __BIG_ENDIAN_BITFIELD
  1742. uint16_t rsvd1;
  1743. uint16_t rpi;
  1744. uint32_t rsvd2:8;
  1745. uint32_t did:24;
  1746. #else /* __LITTLE_ENDIAN_BITFIELD */
  1747. uint16_t rpi;
  1748. uint16_t rsvd1;
  1749. uint32_t did:24;
  1750. uint32_t rsvd2:8;
  1751. #endif
  1752. union {
  1753. struct ulp_bde sp;
  1754. struct ulp_bde64 sp64;
  1755. } un;
  1756. } REG_LOGIN_VAR;
  1757. /* Word 30 contents for REG_LOGIN */
  1758. typedef union {
  1759. struct {
  1760. #ifdef __BIG_ENDIAN_BITFIELD
  1761. uint16_t rsvd1:12;
  1762. uint16_t wd30_class:4;
  1763. uint16_t xri;
  1764. #else /* __LITTLE_ENDIAN_BITFIELD */
  1765. uint16_t xri;
  1766. uint16_t wd30_class:4;
  1767. uint16_t rsvd1:12;
  1768. #endif
  1769. } f;
  1770. uint32_t word;
  1771. } REG_WD30;
  1772. /* Structure for MB Command UNREG_LOGIN (20) */
  1773. typedef struct {
  1774. #ifdef __BIG_ENDIAN_BITFIELD
  1775. uint16_t rsvd1;
  1776. uint16_t rpi;
  1777. #else /* __LITTLE_ENDIAN_BITFIELD */
  1778. uint16_t rpi;
  1779. uint16_t rsvd1;
  1780. #endif
  1781. } UNREG_LOGIN_VAR;
  1782. /* Structure for MB Command UNREG_D_ID (0x23) */
  1783. typedef struct {
  1784. uint32_t did;
  1785. } UNREG_D_ID_VAR;
  1786. /* Structure for MB Command READ_LA (21) */
  1787. /* Structure for MB Command READ_LA64 (0x95) */
  1788. typedef struct {
  1789. uint32_t eventTag; /* Event tag */
  1790. #ifdef __BIG_ENDIAN_BITFIELD
  1791. uint32_t rsvd1:22;
  1792. uint32_t pb:1;
  1793. uint32_t il:1;
  1794. uint32_t attType:8;
  1795. #else /* __LITTLE_ENDIAN_BITFIELD */
  1796. uint32_t attType:8;
  1797. uint32_t il:1;
  1798. uint32_t pb:1;
  1799. uint32_t rsvd1:22;
  1800. #endif
  1801. #define AT_RESERVED 0x00 /* Reserved - attType */
  1802. #define AT_LINK_UP 0x01 /* Link is up */
  1803. #define AT_LINK_DOWN 0x02 /* Link is down */
  1804. #ifdef __BIG_ENDIAN_BITFIELD
  1805. uint8_t granted_AL_PA;
  1806. uint8_t lipAlPs;
  1807. uint8_t lipType;
  1808. uint8_t topology;
  1809. #else /* __LITTLE_ENDIAN_BITFIELD */
  1810. uint8_t topology;
  1811. uint8_t lipType;
  1812. uint8_t lipAlPs;
  1813. uint8_t granted_AL_PA;
  1814. #endif
  1815. #define TOPOLOGY_PT_PT 0x01 /* Topology is pt-pt / pt-fabric */
  1816. #define TOPOLOGY_LOOP 0x02 /* Topology is FC-AL */
  1817. union {
  1818. struct ulp_bde lilpBde; /* This BDE points to a 128 byte buffer
  1819. to */
  1820. /* store the LILP AL_PA position map into */
  1821. struct ulp_bde64 lilpBde64;
  1822. } un;
  1823. #ifdef __BIG_ENDIAN_BITFIELD
  1824. uint32_t Dlu:1;
  1825. uint32_t Dtf:1;
  1826. uint32_t Drsvd2:14;
  1827. uint32_t DlnkSpeed:8;
  1828. uint32_t DnlPort:4;
  1829. uint32_t Dtx:2;
  1830. uint32_t Drx:2;
  1831. #else /* __LITTLE_ENDIAN_BITFIELD */
  1832. uint32_t Drx:2;
  1833. uint32_t Dtx:2;
  1834. uint32_t DnlPort:4;
  1835. uint32_t DlnkSpeed:8;
  1836. uint32_t Drsvd2:14;
  1837. uint32_t Dtf:1;
  1838. uint32_t Dlu:1;
  1839. #endif
  1840. #ifdef __BIG_ENDIAN_BITFIELD
  1841. uint32_t Ulu:1;
  1842. uint32_t Utf:1;
  1843. uint32_t Ursvd2:14;
  1844. uint32_t UlnkSpeed:8;
  1845. uint32_t UnlPort:4;
  1846. uint32_t Utx:2;
  1847. uint32_t Urx:2;
  1848. #else /* __LITTLE_ENDIAN_BITFIELD */
  1849. uint32_t Urx:2;
  1850. uint32_t Utx:2;
  1851. uint32_t UnlPort:4;
  1852. uint32_t UlnkSpeed:8;
  1853. uint32_t Ursvd2:14;
  1854. uint32_t Utf:1;
  1855. uint32_t Ulu:1;
  1856. #endif
  1857. #define LA_UNKNW_LINK 0x0 /* lnkSpeed */
  1858. #define LA_1GHZ_LINK 0x04 /* lnkSpeed */
  1859. #define LA_2GHZ_LINK 0x08 /* lnkSpeed */
  1860. #define LA_4GHZ_LINK 0x10 /* lnkSpeed */
  1861. #define LA_8GHZ_LINK 0x20 /* lnkSpeed */
  1862. #define LA_10GHZ_LINK 0x40 /* lnkSpeed */
  1863. } READ_LA_VAR;
  1864. /* Structure for MB Command CLEAR_LA (22) */
  1865. typedef struct {
  1866. uint32_t eventTag; /* Event tag */
  1867. uint32_t rsvd1;
  1868. } CLEAR_LA_VAR;
  1869. /* Structure for MB Command DUMP */
  1870. typedef struct {
  1871. #ifdef __BIG_ENDIAN_BITFIELD
  1872. uint32_t rsvd:25;
  1873. uint32_t ra:1;
  1874. uint32_t co:1;
  1875. uint32_t cv:1;
  1876. uint32_t type:4;
  1877. uint32_t entry_index:16;
  1878. uint32_t region_id:16;
  1879. #else /* __LITTLE_ENDIAN_BITFIELD */
  1880. uint32_t type:4;
  1881. uint32_t cv:1;
  1882. uint32_t co:1;
  1883. uint32_t ra:1;
  1884. uint32_t rsvd:25;
  1885. uint32_t region_id:16;
  1886. uint32_t entry_index:16;
  1887. #endif
  1888. uint32_t rsvd1;
  1889. uint32_t word_cnt;
  1890. uint32_t resp_offset;
  1891. } DUMP_VAR;
  1892. #define DMP_MEM_REG 0x1
  1893. #define DMP_NV_PARAMS 0x2
  1894. #define DMP_REGION_VPD 0xe
  1895. #define DMP_VPD_SIZE 0x400 /* maximum amount of VPD */
  1896. #define DMP_RSP_OFFSET 0x14 /* word 5 contains first word of rsp */
  1897. #define DMP_RSP_SIZE 0x6C /* maximum of 27 words of rsp data */
  1898. /* Structure for MB Command CONFIG_PORT (0x88) */
  1899. typedef struct {
  1900. uint32_t pcbLen;
  1901. uint32_t pcbLow; /* bit 31:0 of memory based port config block */
  1902. uint32_t pcbHigh; /* bit 63:32 of memory based port config block */
  1903. uint32_t hbainit[5];
  1904. } CONFIG_PORT_VAR;
  1905. /* SLI-2 Port Control Block */
  1906. /* SLIM POINTER */
  1907. #define SLIMOFF 0x30 /* WORD */
  1908. typedef struct _SLI2_RDSC {
  1909. uint32_t cmdEntries;
  1910. uint32_t cmdAddrLow;
  1911. uint32_t cmdAddrHigh;
  1912. uint32_t rspEntries;
  1913. uint32_t rspAddrLow;
  1914. uint32_t rspAddrHigh;
  1915. } SLI2_RDSC;
  1916. typedef struct _PCB {
  1917. #ifdef __BIG_ENDIAN_BITFIELD
  1918. uint32_t type:8;
  1919. #define TYPE_NATIVE_SLI2 0x01;
  1920. uint32_t feature:8;
  1921. #define FEATURE_INITIAL_SLI2 0x01;
  1922. uint32_t rsvd:12;
  1923. uint32_t maxRing:4;
  1924. #else /* __LITTLE_ENDIAN_BITFIELD */
  1925. uint32_t maxRing:4;
  1926. uint32_t rsvd:12;
  1927. uint32_t feature:8;
  1928. #define FEATURE_INITIAL_SLI2 0x01;
  1929. uint32_t type:8;
  1930. #define TYPE_NATIVE_SLI2 0x01;
  1931. #endif
  1932. uint32_t mailBoxSize;
  1933. uint32_t mbAddrLow;
  1934. uint32_t mbAddrHigh;
  1935. uint32_t hgpAddrLow;
  1936. uint32_t hgpAddrHigh;
  1937. uint32_t pgpAddrLow;
  1938. uint32_t pgpAddrHigh;
  1939. SLI2_RDSC rdsc[MAX_RINGS];
  1940. } PCB_t;
  1941. /* NEW_FEATURE */
  1942. typedef struct {
  1943. #ifdef __BIG_ENDIAN_BITFIELD
  1944. uint32_t rsvd0:27;
  1945. uint32_t discardFarp:1;
  1946. uint32_t IPEnable:1;
  1947. uint32_t nodeName:1;
  1948. uint32_t portName:1;
  1949. uint32_t filterEnable:1;
  1950. #else /* __LITTLE_ENDIAN_BITFIELD */
  1951. uint32_t filterEnable:1;
  1952. uint32_t portName:1;
  1953. uint32_t nodeName:1;
  1954. uint32_t IPEnable:1;
  1955. uint32_t discardFarp:1;
  1956. uint32_t rsvd:27;
  1957. #endif
  1958. uint8_t portname[8]; /* Used to be struct lpfc_name */
  1959. uint8_t nodename[8];
  1960. uint32_t rsvd1;
  1961. uint32_t rsvd2;
  1962. uint32_t rsvd3;
  1963. uint32_t IPAddress;
  1964. } CONFIG_FARP_VAR;
  1965. /* Union of all Mailbox Command types */
  1966. #define MAILBOX_CMD_WSIZE 32
  1967. #define MAILBOX_CMD_SIZE (MAILBOX_CMD_WSIZE * sizeof(uint32_t))
  1968. typedef union {
  1969. uint32_t varWords[MAILBOX_CMD_WSIZE - 1];
  1970. LOAD_SM_VAR varLdSM; /* cmd = 1 (LOAD_SM) */
  1971. READ_NV_VAR varRDnvp; /* cmd = 2 (READ_NVPARMS) */
  1972. WRITE_NV_VAR varWTnvp; /* cmd = 3 (WRITE_NVPARMS) */
  1973. BIU_DIAG_VAR varBIUdiag; /* cmd = 4 (RUN_BIU_DIAG) */
  1974. INIT_LINK_VAR varInitLnk; /* cmd = 5 (INIT_LINK) */
  1975. DOWN_LINK_VAR varDwnLnk; /* cmd = 6 (DOWN_LINK) */
  1976. CONFIG_LINK varCfgLnk; /* cmd = 7 (CONFIG_LINK) */
  1977. PART_SLIM_VAR varSlim; /* cmd = 8 (PART_SLIM) */
  1978. CONFIG_RING_VAR varCfgRing; /* cmd = 9 (CONFIG_RING) */
  1979. RESET_RING_VAR varRstRing; /* cmd = 10 (RESET_RING) */
  1980. READ_CONFIG_VAR varRdConfig; /* cmd = 11 (READ_CONFIG) */
  1981. READ_RCONF_VAR varRdRConfig; /* cmd = 12 (READ_RCONFIG) */
  1982. READ_SPARM_VAR varRdSparm; /* cmd = 13 (READ_SPARM(64)) */
  1983. READ_STATUS_VAR varRdStatus; /* cmd = 14 (READ_STATUS) */
  1984. READ_RPI_VAR varRdRPI; /* cmd = 15 (READ_RPI(64)) */
  1985. READ_XRI_VAR varRdXRI; /* cmd = 16 (READ_XRI) */
  1986. READ_REV_VAR varRdRev; /* cmd = 17 (READ_REV) */
  1987. READ_LNK_VAR varRdLnk; /* cmd = 18 (READ_LNK_STAT) */
  1988. REG_LOGIN_VAR varRegLogin; /* cmd = 19 (REG_LOGIN(64)) */
  1989. UNREG_LOGIN_VAR varUnregLogin; /* cmd = 20 (UNREG_LOGIN) */
  1990. READ_LA_VAR varReadLA; /* cmd = 21 (READ_LA(64)) */
  1991. CLEAR_LA_VAR varClearLA; /* cmd = 22 (CLEAR_LA) */
  1992. DUMP_VAR varDmp; /* Warm Start DUMP mbx cmd */
  1993. UNREG_D_ID_VAR varUnregDID; /* cmd = 0x23 (UNREG_D_ID) */
  1994. CONFIG_FARP_VAR varCfgFarp; /* cmd = 0x25 (CONFIG_FARP) NEW_FEATURE */
  1995. CONFIG_PORT_VAR varCfgPort; /* cmd = 0x88 (CONFIG_PORT) */
  1996. } MAILVARIANTS;
  1997. /*
  1998. * SLI-2 specific structures
  1999. */
  2000. struct lpfc_hgp {
  2001. __le32 cmdPutInx;
  2002. __le32 rspGetInx;
  2003. };
  2004. struct lpfc_pgp {
  2005. __le32 cmdGetInx;
  2006. __le32 rspPutInx;
  2007. };
  2008. typedef struct _SLI2_DESC {
  2009. struct lpfc_hgp host[MAX_RINGS];
  2010. uint32_t unused1[16];
  2011. struct lpfc_pgp port[MAX_RINGS];
  2012. } SLI2_DESC;
  2013. typedef union {
  2014. SLI2_DESC s2;
  2015. } SLI_VAR;
  2016. typedef struct {
  2017. #ifdef __BIG_ENDIAN_BITFIELD
  2018. uint16_t mbxStatus;
  2019. uint8_t mbxCommand;
  2020. uint8_t mbxReserved:6;
  2021. uint8_t mbxHc:1;
  2022. uint8_t mbxOwner:1; /* Low order bit first word */
  2023. #else /* __LITTLE_ENDIAN_BITFIELD */
  2024. uint8_t mbxOwner:1; /* Low order bit first word */
  2025. uint8_t mbxHc:1;
  2026. uint8_t mbxReserved:6;
  2027. uint8_t mbxCommand;
  2028. uint16_t mbxStatus;
  2029. #endif
  2030. MAILVARIANTS un;
  2031. SLI_VAR us;
  2032. } MAILBOX_t;
  2033. /*
  2034. * Begin Structure Definitions for IOCB Commands
  2035. */
  2036. typedef struct {
  2037. #ifdef __BIG_ENDIAN_BITFIELD
  2038. uint8_t statAction;
  2039. uint8_t statRsn;
  2040. uint8_t statBaExp;
  2041. uint8_t statLocalError;
  2042. #else /* __LITTLE_ENDIAN_BITFIELD */
  2043. uint8_t statLocalError;
  2044. uint8_t statBaExp;
  2045. uint8_t statRsn;
  2046. uint8_t statAction;
  2047. #endif
  2048. /* statRsn P/F_RJT reason codes */
  2049. #define RJT_BAD_D_ID 0x01 /* Invalid D_ID field */
  2050. #define RJT_BAD_S_ID 0x02 /* Invalid S_ID field */
  2051. #define RJT_UNAVAIL_TEMP 0x03 /* N_Port unavailable temp. */
  2052. #define RJT_UNAVAIL_PERM 0x04 /* N_Port unavailable perm. */
  2053. #define RJT_UNSUP_CLASS 0x05 /* Class not supported */
  2054. #define RJT_DELIM_ERR 0x06 /* Delimiter usage error */
  2055. #define RJT_UNSUP_TYPE 0x07 /* Type not supported */
  2056. #define RJT_BAD_CONTROL 0x08 /* Invalid link conrtol */
  2057. #define RJT_BAD_RCTL 0x09 /* R_CTL invalid */
  2058. #define RJT_BAD_FCTL 0x0A /* F_CTL invalid */
  2059. #define RJT_BAD_OXID 0x0B /* OX_ID invalid */
  2060. #define RJT_BAD_RXID 0x0C /* RX_ID invalid */
  2061. #define RJT_BAD_SEQID 0x0D /* SEQ_ID invalid */
  2062. #define RJT_BAD_DFCTL 0x0E /* DF_CTL invalid */
  2063. #define RJT_BAD_SEQCNT 0x0F /* SEQ_CNT invalid */
  2064. #define RJT_BAD_PARM 0x10 /* Param. field invalid */
  2065. #define RJT_XCHG_ERR 0x11 /* Exchange error */
  2066. #define RJT_PROT_ERR 0x12 /* Protocol error */
  2067. #define RJT_BAD_LENGTH 0x13 /* Invalid Length */
  2068. #define RJT_UNEXPECTED_ACK 0x14 /* Unexpected ACK */
  2069. #define RJT_LOGIN_REQUIRED 0x16 /* Login required */
  2070. #define RJT_TOO_MANY_SEQ 0x17 /* Excessive sequences */
  2071. #define RJT_XCHG_NOT_STRT 0x18 /* Exchange not started */
  2072. #define RJT_UNSUP_SEC_HDR 0x19 /* Security hdr not supported */
  2073. #define RJT_UNAVAIL_PATH 0x1A /* Fabric Path not available */
  2074. #define RJT_VENDOR_UNIQUE 0xFF /* Vendor unique error */
  2075. #define IOERR_SUCCESS 0x00 /* statLocalError */
  2076. #define IOERR_MISSING_CONTINUE 0x01
  2077. #define IOERR_SEQUENCE_TIMEOUT 0x02
  2078. #define IOERR_INTERNAL_ERROR 0x03
  2079. #define IOERR_INVALID_RPI 0x04
  2080. #define IOERR_NO_XRI 0x05
  2081. #define IOERR_ILLEGAL_COMMAND 0x06
  2082. #define IOERR_XCHG_DROPPED 0x07
  2083. #define IOERR_ILLEGAL_FIELD 0x08
  2084. #define IOERR_BAD_CONTINUE 0x09
  2085. #define IOERR_TOO_MANY_BUFFERS 0x0A
  2086. #define IOERR_RCV_BUFFER_WAITING 0x0B
  2087. #define IOERR_NO_CONNECTION 0x0C
  2088. #define IOERR_TX_DMA_FAILED 0x0D
  2089. #define IOERR_RX_DMA_FAILED 0x0E
  2090. #define IOERR_ILLEGAL_FRAME 0x0F
  2091. #define IOERR_EXTRA_DATA 0x10
  2092. #define IOERR_NO_RESOURCES 0x11
  2093. #define IOERR_RESERVED 0x12
  2094. #define IOERR_ILLEGAL_LENGTH 0x13
  2095. #define IOERR_UNSUPPORTED_FEATURE 0x14
  2096. #define IOERR_ABORT_IN_PROGRESS 0x15
  2097. #define IOERR_ABORT_REQUESTED 0x16
  2098. #define IOERR_RECEIVE_BUFFER_TIMEOUT 0x17
  2099. #define IOERR_LOOP_OPEN_FAILURE 0x18
  2100. #define IOERR_RING_RESET 0x19
  2101. #define IOERR_LINK_DOWN 0x1A
  2102. #define IOERR_CORRUPTED_DATA 0x1B
  2103. #define IOERR_CORRUPTED_RPI 0x1C
  2104. #define IOERR_OUT_OF_ORDER_DATA 0x1D
  2105. #define IOERR_OUT_OF_ORDER_ACK 0x1E
  2106. #define IOERR_DUP_FRAME 0x1F
  2107. #define IOERR_LINK_CONTROL_FRAME 0x20 /* ACK_N received */
  2108. #define IOERR_BAD_HOST_ADDRESS 0x21
  2109. #define IOERR_RCV_HDRBUF_WAITING 0x22
  2110. #define IOERR_MISSING_HDR_BUFFER 0x23
  2111. #define IOERR_MSEQ_CHAIN_CORRUPTED 0x24
  2112. #define IOERR_ABORTMULT_REQUESTED 0x25
  2113. #define IOERR_BUFFER_SHORTAGE 0x28
  2114. #define IOERR_DEFAULT 0x29
  2115. #define IOERR_CNT 0x2A
  2116. #define IOERR_DRVR_MASK 0x100
  2117. #define IOERR_SLI_DOWN 0x101 /* ulpStatus - Driver defined */
  2118. #define IOERR_SLI_BRESET 0x102
  2119. #define IOERR_SLI_ABORTED 0x103
  2120. } PARM_ERR;
  2121. typedef union {
  2122. struct {
  2123. #ifdef __BIG_ENDIAN_BITFIELD
  2124. uint8_t Rctl; /* R_CTL field */
  2125. uint8_t Type; /* TYPE field */
  2126. uint8_t Dfctl; /* DF_CTL field */
  2127. uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
  2128. #else /* __LITTLE_ENDIAN_BITFIELD */
  2129. uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
  2130. uint8_t Dfctl; /* DF_CTL field */
  2131. uint8_t Type; /* TYPE field */
  2132. uint8_t Rctl; /* R_CTL field */
  2133. #endif
  2134. #define BC 0x02 /* Broadcast Received - Fctl */
  2135. #define SI 0x04 /* Sequence Initiative */
  2136. #define LA 0x08 /* Ignore Link Attention state */
  2137. #define LS 0x80 /* Last Sequence */
  2138. } hcsw;
  2139. uint32_t reserved;
  2140. } WORD5;
  2141. /* IOCB Command template for a generic response */
  2142. typedef struct {
  2143. uint32_t reserved[4];
  2144. PARM_ERR perr;
  2145. } GENERIC_RSP;
  2146. /* IOCB Command template for XMIT / XMIT_BCAST / RCV_SEQUENCE / XMIT_ELS */
  2147. typedef struct {
  2148. struct ulp_bde xrsqbde[2];
  2149. uint32_t xrsqRo; /* Starting Relative Offset */
  2150. WORD5 w5; /* Header control/status word */
  2151. } XR_SEQ_FIELDS;
  2152. /* IOCB Command template for ELS_REQUEST */
  2153. typedef struct {
  2154. struct ulp_bde elsReq;
  2155. struct ulp_bde elsRsp;
  2156. #ifdef __BIG_ENDIAN_BITFIELD
  2157. uint32_t word4Rsvd:7;
  2158. uint32_t fl:1;
  2159. uint32_t myID:24;
  2160. uint32_t word5Rsvd:8;
  2161. uint32_t remoteID:24;
  2162. #else /* __LITTLE_ENDIAN_BITFIELD */
  2163. uint32_t myID:24;
  2164. uint32_t fl:1;
  2165. uint32_t word4Rsvd:7;
  2166. uint32_t remoteID:24;
  2167. uint32_t word5Rsvd:8;
  2168. #endif
  2169. } ELS_REQUEST;
  2170. /* IOCB Command template for RCV_ELS_REQ */
  2171. typedef struct {
  2172. struct ulp_bde elsReq[2];
  2173. uint32_t parmRo;
  2174. #ifdef __BIG_ENDIAN_BITFIELD
  2175. uint32_t word5Rsvd:8;
  2176. uint32_t remoteID:24;
  2177. #else /* __LITTLE_ENDIAN_BITFIELD */
  2178. uint32_t remoteID:24;
  2179. uint32_t word5Rsvd:8;
  2180. #endif
  2181. } RCV_ELS_REQ;
  2182. /* IOCB Command template for ABORT / CLOSE_XRI */
  2183. typedef struct {
  2184. uint32_t rsvd[3];
  2185. uint32_t abortType;
  2186. #define ABORT_TYPE_ABTX 0x00000000
  2187. #define ABORT_TYPE_ABTS 0x00000001
  2188. uint32_t parm;
  2189. #ifdef __BIG_ENDIAN_BITFIELD
  2190. uint16_t abortContextTag; /* ulpContext from command to abort/close */
  2191. uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
  2192. #else /* __LITTLE_ENDIAN_BITFIELD */
  2193. uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
  2194. uint16_t abortContextTag; /* ulpContext from command to abort/close */
  2195. #endif
  2196. } AC_XRI;
  2197. /* IOCB Command template for ABORT_MXRI64 */
  2198. typedef struct {
  2199. uint32_t rsvd[3];
  2200. uint32_t abortType;
  2201. uint32_t parm;
  2202. uint32_t iotag32;
  2203. } A_MXRI64;
  2204. /* IOCB Command template for GET_RPI */
  2205. typedef struct {
  2206. uint32_t rsvd[4];
  2207. uint32_t parmRo;
  2208. #ifdef __BIG_ENDIAN_BITFIELD
  2209. uint32_t word5Rsvd:8;
  2210. uint32_t remoteID:24;
  2211. #else /* __LITTLE_ENDIAN_BITFIELD */
  2212. uint32_t remoteID:24;
  2213. uint32_t word5Rsvd:8;
  2214. #endif
  2215. } GET_RPI;
  2216. /* IOCB Command template for all FCP Initiator commands */
  2217. typedef struct {
  2218. struct ulp_bde fcpi_cmnd; /* FCP_CMND payload descriptor */
  2219. struct ulp_bde fcpi_rsp; /* Rcv buffer */
  2220. uint32_t fcpi_parm;
  2221. uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
  2222. } FCPI_FIELDS;
  2223. /* IOCB Command template for all FCP Target commands */
  2224. typedef struct {
  2225. struct ulp_bde fcpt_Buffer[2]; /* FCP_CMND payload descriptor */
  2226. uint32_t fcpt_Offset;
  2227. uint32_t fcpt_Length; /* transfer ready for IWRITE */
  2228. } FCPT_FIELDS;
  2229. /* SLI-2 IOCB structure definitions */
  2230. /* IOCB Command template for 64 bit XMIT / XMIT_BCAST / XMIT_ELS */
  2231. typedef struct {
  2232. ULP_BDL bdl;
  2233. uint32_t xrsqRo; /* Starting Relative Offset */
  2234. WORD5 w5; /* Header control/status word */
  2235. } XMT_SEQ_FIELDS64;
  2236. /* IOCB Command template for 64 bit RCV_SEQUENCE64 */
  2237. typedef struct {
  2238. struct ulp_bde64 rcvBde;
  2239. uint32_t rsvd1;
  2240. uint32_t xrsqRo; /* Starting Relative Offset */
  2241. WORD5 w5; /* Header control/status word */
  2242. } RCV_SEQ_FIELDS64;
  2243. /* IOCB Command template for ELS_REQUEST64 */
  2244. typedef struct {
  2245. ULP_BDL bdl;
  2246. #ifdef __BIG_ENDIAN_BITFIELD
  2247. uint32_t word4Rsvd:7;
  2248. uint32_t fl:1;
  2249. uint32_t myID:24;
  2250. uint32_t word5Rsvd:8;
  2251. uint32_t remoteID:24;
  2252. #else /* __LITTLE_ENDIAN_BITFIELD */
  2253. uint32_t myID:24;
  2254. uint32_t fl:1;
  2255. uint32_t word4Rsvd:7;
  2256. uint32_t remoteID:24;
  2257. uint32_t word5Rsvd:8;
  2258. #endif
  2259. } ELS_REQUEST64;
  2260. /* IOCB Command template for GEN_REQUEST64 */
  2261. typedef struct {
  2262. ULP_BDL bdl;
  2263. uint32_t xrsqRo; /* Starting Relative Offset */
  2264. WORD5 w5; /* Header control/status word */
  2265. } GEN_REQUEST64;
  2266. /* IOCB Command template for RCV_ELS_REQ64 */
  2267. typedef struct {
  2268. struct ulp_bde64 elsReq;
  2269. uint32_t rcvd1;
  2270. uint32_t parmRo;
  2271. #ifdef __BIG_ENDIAN_BITFIELD
  2272. uint32_t word5Rsvd:8;
  2273. uint32_t remoteID:24;
  2274. #else /* __LITTLE_ENDIAN_BITFIELD */
  2275. uint32_t remoteID:24;
  2276. uint32_t word5Rsvd:8;
  2277. #endif
  2278. } RCV_ELS_REQ64;
  2279. /* IOCB Command template for all 64 bit FCP Initiator commands */
  2280. typedef struct {
  2281. ULP_BDL bdl;
  2282. uint32_t fcpi_parm;
  2283. uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
  2284. } FCPI_FIELDS64;
  2285. /* IOCB Command template for all 64 bit FCP Target commands */
  2286. typedef struct {
  2287. ULP_BDL bdl;
  2288. uint32_t fcpt_Offset;
  2289. uint32_t fcpt_Length; /* transfer ready for IWRITE */
  2290. } FCPT_FIELDS64;
  2291. typedef struct _IOCB { /* IOCB structure */
  2292. union {
  2293. GENERIC_RSP grsp; /* Generic response */
  2294. XR_SEQ_FIELDS xrseq; /* XMIT / BCAST / RCV_SEQUENCE cmd */
  2295. struct ulp_bde cont[3]; /* up to 3 continuation bdes */
  2296. RCV_ELS_REQ rcvels; /* RCV_ELS_REQ template */
  2297. AC_XRI acxri; /* ABORT / CLOSE_XRI template */
  2298. A_MXRI64 amxri; /* abort multiple xri command overlay */
  2299. GET_RPI getrpi; /* GET_RPI template */
  2300. FCPI_FIELDS fcpi; /* FCP Initiator template */
  2301. FCPT_FIELDS fcpt; /* FCP target template */
  2302. /* SLI-2 structures */
  2303. struct ulp_bde64 cont64[2]; /* up to 2 64 bit continuation
  2304. bde_64s */
  2305. ELS_REQUEST64 elsreq64; /* ELS_REQUEST template */
  2306. GEN_REQUEST64 genreq64; /* GEN_REQUEST template */
  2307. RCV_ELS_REQ64 rcvels64; /* RCV_ELS_REQ template */
  2308. XMT_SEQ_FIELDS64 xseq64; /* XMIT / BCAST cmd */
  2309. FCPI_FIELDS64 fcpi64; /* FCP 64 bit Initiator template */
  2310. FCPT_FIELDS64 fcpt64; /* FCP 64 bit target template */
  2311. uint32_t ulpWord[IOCB_WORD_SZ - 2]; /* generic 6 'words' */
  2312. } un;
  2313. union {
  2314. struct {
  2315. #ifdef __BIG_ENDIAN_BITFIELD
  2316. uint16_t ulpContext; /* High order bits word 6 */
  2317. uint16_t ulpIoTag; /* Low order bits word 6 */
  2318. #else /* __LITTLE_ENDIAN_BITFIELD */
  2319. uint16_t ulpIoTag; /* Low order bits word 6 */
  2320. uint16_t ulpContext; /* High order bits word 6 */
  2321. #endif
  2322. } t1;
  2323. struct {
  2324. #ifdef __BIG_ENDIAN_BITFIELD
  2325. uint16_t ulpContext; /* High order bits word 6 */
  2326. uint16_t ulpIoTag1:2; /* Low order bits word 6 */
  2327. uint16_t ulpIoTag0:14; /* Low order bits word 6 */
  2328. #else /* __LITTLE_ENDIAN_BITFIELD */
  2329. uint16_t ulpIoTag0:14; /* Low order bits word 6 */
  2330. uint16_t ulpIoTag1:2; /* Low order bits word 6 */
  2331. uint16_t ulpContext; /* High order bits word 6 */
  2332. #endif
  2333. } t2;
  2334. } un1;
  2335. #define ulpContext un1.t1.ulpContext
  2336. #define ulpIoTag un1.t1.ulpIoTag
  2337. #define ulpIoTag0 un1.t2.ulpIoTag0
  2338. #ifdef __BIG_ENDIAN_BITFIELD
  2339. uint32_t ulpTimeout:8;
  2340. uint32_t ulpXS:1;
  2341. uint32_t ulpFCP2Rcvy:1;
  2342. uint32_t ulpPU:2;
  2343. uint32_t ulpIr:1;
  2344. uint32_t ulpClass:3;
  2345. uint32_t ulpCommand:8;
  2346. uint32_t ulpStatus:4;
  2347. uint32_t ulpBdeCount:2;
  2348. uint32_t ulpLe:1;
  2349. uint32_t ulpOwner:1; /* Low order bit word 7 */
  2350. #else /* __LITTLE_ENDIAN_BITFIELD */
  2351. uint32_t ulpOwner:1; /* Low order bit word 7 */
  2352. uint32_t ulpLe:1;
  2353. uint32_t ulpBdeCount:2;
  2354. uint32_t ulpStatus:4;
  2355. uint32_t ulpCommand:8;
  2356. uint32_t ulpClass:3;
  2357. uint32_t ulpIr:1;
  2358. uint32_t ulpPU:2;
  2359. uint32_t ulpFCP2Rcvy:1;
  2360. uint32_t ulpXS:1;
  2361. uint32_t ulpTimeout:8;
  2362. #endif
  2363. #define PARM_UNUSED 0 /* PU field (Word 4) not used */
  2364. #define PARM_REL_OFF 1 /* PU field (Word 4) = R. O. */
  2365. #define PARM_READ_CHECK 2 /* PU field (Word 4) = Data Transfer Length */
  2366. #define CLASS1 0 /* Class 1 */
  2367. #define CLASS2 1 /* Class 2 */
  2368. #define CLASS3 2 /* Class 3 */
  2369. #define CLASS_FCP_INTERMIX 7 /* FCP Data->Cls 1, all else->Cls 2 */
  2370. #define IOSTAT_SUCCESS 0x0 /* ulpStatus - HBA defined */
  2371. #define IOSTAT_FCP_RSP_ERROR 0x1
  2372. #define IOSTAT_REMOTE_STOP 0x2
  2373. #define IOSTAT_LOCAL_REJECT 0x3
  2374. #define IOSTAT_NPORT_RJT 0x4
  2375. #define IOSTAT_FABRIC_RJT 0x5
  2376. #define IOSTAT_NPORT_BSY 0x6
  2377. #define IOSTAT_FABRIC_BSY 0x7
  2378. #define IOSTAT_INTERMED_RSP 0x8
  2379. #define IOSTAT_LS_RJT 0x9
  2380. #define IOSTAT_BA_RJT 0xA
  2381. #define IOSTAT_RSVD1 0xB
  2382. #define IOSTAT_RSVD2 0xC
  2383. #define IOSTAT_RSVD3 0xD
  2384. #define IOSTAT_RSVD4 0xE
  2385. #define IOSTAT_RSVD5 0xF
  2386. #define IOSTAT_DRIVER_REJECT 0x10 /* ulpStatus - Driver defined */
  2387. #define IOSTAT_DEFAULT 0xF /* Same as rsvd5 for now */
  2388. #define IOSTAT_CNT 0x11
  2389. } IOCB_t;
  2390. #define SLI1_SLIM_SIZE (4 * 1024)
  2391. /* Up to 498 IOCBs will fit into 16k
  2392. * 256 (MAILBOX_t) + 140 (PCB_t) + ( 32 (IOCB_t) * 498 ) = < 16384
  2393. */
  2394. #define SLI2_SLIM_SIZE (16 * 1024)
  2395. /* Maximum IOCBs that will fit in SLI2 slim */
  2396. #define MAX_SLI2_IOCB 498
  2397. struct lpfc_sli2_slim {
  2398. MAILBOX_t mbx;
  2399. PCB_t pcb;
  2400. IOCB_t IOCBs[MAX_SLI2_IOCB];
  2401. };
  2402. /*******************************************************************
  2403. This macro check PCI device to allow special handling for LC HBAs.
  2404. Parameters:
  2405. device : struct pci_dev 's device field
  2406. return 1 => TRUE
  2407. 0 => FALSE
  2408. *******************************************************************/
  2409. static inline int
  2410. lpfc_is_LC_HBA(unsigned short device)
  2411. {
  2412. if ((device == PCI_DEVICE_ID_TFLY) ||
  2413. (device == PCI_DEVICE_ID_PFLY) ||
  2414. (device == PCI_DEVICE_ID_LP101) ||
  2415. (device == PCI_DEVICE_ID_BMID) ||
  2416. (device == PCI_DEVICE_ID_BSMB) ||
  2417. (device == PCI_DEVICE_ID_ZMID) ||
  2418. (device == PCI_DEVICE_ID_ZSMB) ||
  2419. (device == PCI_DEVICE_ID_RFLY))
  2420. return 1;
  2421. else
  2422. return 0;
  2423. }