dss.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.h
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #ifndef __OMAP2_DSS_H
  23. #define __OMAP2_DSS_H
  24. #ifdef pr_fmt
  25. #undef pr_fmt
  26. #endif
  27. #ifdef DSS_SUBSYS_NAME
  28. #define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
  29. #else
  30. #define pr_fmt(fmt) fmt
  31. #endif
  32. #define DSSDBG(format, ...) \
  33. pr_debug(format, ## __VA_ARGS__)
  34. #ifdef DSS_SUBSYS_NAME
  35. #define DSSERR(format, ...) \
  36. printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
  37. ## __VA_ARGS__)
  38. #else
  39. #define DSSERR(format, ...) \
  40. printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
  41. #endif
  42. #ifdef DSS_SUBSYS_NAME
  43. #define DSSINFO(format, ...) \
  44. printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
  45. ## __VA_ARGS__)
  46. #else
  47. #define DSSINFO(format, ...) \
  48. printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
  49. #endif
  50. #ifdef DSS_SUBSYS_NAME
  51. #define DSSWARN(format, ...) \
  52. printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
  53. ## __VA_ARGS__)
  54. #else
  55. #define DSSWARN(format, ...) \
  56. printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
  57. #endif
  58. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  59. number. For example 7:0 */
  60. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  61. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  62. #define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
  63. #define FLD_MOD(orig, val, start, end) \
  64. (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
  65. enum dss_io_pad_mode {
  66. DSS_IO_PAD_MODE_RESET,
  67. DSS_IO_PAD_MODE_RFBI,
  68. DSS_IO_PAD_MODE_BYPASS,
  69. };
  70. enum dss_hdmi_venc_clk_source_select {
  71. DSS_VENC_TV_CLK = 0,
  72. DSS_HDMI_M_PCLK = 1,
  73. };
  74. enum dss_dsi_content_type {
  75. DSS_DSI_CONTENT_DCS,
  76. DSS_DSI_CONTENT_GENERIC,
  77. };
  78. enum dss_writeback_channel {
  79. DSS_WB_LCD1_MGR = 0,
  80. DSS_WB_LCD2_MGR = 1,
  81. DSS_WB_TV_MGR = 2,
  82. DSS_WB_OVL0 = 3,
  83. DSS_WB_OVL1 = 4,
  84. DSS_WB_OVL2 = 5,
  85. DSS_WB_OVL3 = 6,
  86. DSS_WB_LCD3_MGR = 7,
  87. };
  88. struct dss_clock_info {
  89. /* rates that we get with dividers below */
  90. unsigned long fck;
  91. /* dividers */
  92. u16 fck_div;
  93. };
  94. struct dispc_clock_info {
  95. /* rates that we get with dividers below */
  96. unsigned long lck;
  97. unsigned long pck;
  98. /* dividers */
  99. u16 lck_div;
  100. u16 pck_div;
  101. };
  102. struct dsi_clock_info {
  103. /* rates that we get with dividers below */
  104. unsigned long fint;
  105. unsigned long clkin4ddr;
  106. unsigned long clkin;
  107. unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
  108. * OMAP4: PLLx_CLK1 */
  109. unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
  110. * OMAP4: PLLx_CLK2 */
  111. unsigned long lp_clk;
  112. /* dividers */
  113. u16 regn;
  114. u16 regm;
  115. u16 regm_dispc; /* OMAP3: REGM3
  116. * OMAP4: REGM4 */
  117. u16 regm_dsi; /* OMAP3: REGM4
  118. * OMAP4: REGM5 */
  119. u16 lp_clk_div;
  120. };
  121. struct reg_field {
  122. u16 reg;
  123. u8 high;
  124. u8 low;
  125. };
  126. struct dss_lcd_mgr_config {
  127. enum dss_io_pad_mode io_pad_mode;
  128. bool stallmode;
  129. bool fifohandcheck;
  130. struct dispc_clock_info clock_info;
  131. int video_port_width;
  132. int lcden_sig_polarity;
  133. };
  134. struct seq_file;
  135. struct platform_device;
  136. /* core */
  137. struct platform_device *dss_get_core_pdev(void);
  138. struct bus_type *dss_get_bus(void);
  139. struct regulator *dss_get_vdds_dsi(void);
  140. struct regulator *dss_get_vdds_sdi(void);
  141. int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
  142. void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
  143. int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
  144. int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
  145. struct omap_dss_device *dss_alloc_and_init_device(struct device *parent);
  146. int dss_add_device(struct omap_dss_device *dssdev);
  147. void dss_unregister_device(struct omap_dss_device *dssdev);
  148. void dss_unregister_child_devices(struct device *parent);
  149. void dss_put_device(struct omap_dss_device *dssdev);
  150. void dss_copy_device_pdata(struct omap_dss_device *dst,
  151. const struct omap_dss_device *src);
  152. /* apply */
  153. void dss_mgr_start_update(struct omap_overlay_manager *mgr);
  154. int dss_mgr_enable(struct omap_overlay_manager *mgr);
  155. void dss_mgr_disable(struct omap_overlay_manager *mgr);
  156. void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
  157. const struct omap_video_timings *timings);
  158. void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
  159. const struct dss_lcd_mgr_config *config);
  160. /* output */
  161. void dss_register_output(struct omap_dss_output *out);
  162. void dss_unregister_output(struct omap_dss_output *out);
  163. /* display */
  164. int dss_suspend_all_devices(void);
  165. int dss_resume_all_devices(void);
  166. void dss_disable_all_devices(void);
  167. int dss_init_device(struct platform_device *pdev,
  168. struct omap_dss_device *dssdev);
  169. void dss_uninit_device(struct platform_device *pdev,
  170. struct omap_dss_device *dssdev);
  171. int display_init_sysfs(struct platform_device *pdev,
  172. struct omap_dss_device *dssdev);
  173. void display_uninit_sysfs(struct platform_device *pdev,
  174. struct omap_dss_device *dssdev);
  175. /* manager */
  176. int dss_init_overlay_managers(struct platform_device *pdev);
  177. void dss_uninit_overlay_managers(struct platform_device *pdev);
  178. int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
  179. const struct omap_overlay_manager_info *info);
  180. int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
  181. const struct omap_video_timings *timings);
  182. int dss_mgr_check(struct omap_overlay_manager *mgr,
  183. struct omap_overlay_manager_info *info,
  184. const struct omap_video_timings *mgr_timings,
  185. const struct dss_lcd_mgr_config *config,
  186. struct omap_overlay_info **overlay_infos);
  187. static inline bool dss_mgr_is_lcd(enum omap_channel id)
  188. {
  189. if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
  190. id == OMAP_DSS_CHANNEL_LCD3)
  191. return true;
  192. else
  193. return false;
  194. }
  195. int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
  196. struct platform_device *pdev);
  197. void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
  198. /* overlay */
  199. void dss_init_overlays(struct platform_device *pdev);
  200. void dss_uninit_overlays(struct platform_device *pdev);
  201. void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
  202. int dss_ovl_simple_check(struct omap_overlay *ovl,
  203. const struct omap_overlay_info *info);
  204. int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
  205. const struct omap_video_timings *mgr_timings);
  206. bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
  207. enum omap_color_mode mode);
  208. int dss_overlay_kobj_init(struct omap_overlay *ovl,
  209. struct platform_device *pdev);
  210. void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
  211. /* DSS */
  212. int dss_init_platform_driver(void) __init;
  213. void dss_uninit_platform_driver(void);
  214. int dss_dpi_select_source(enum omap_channel channel);
  215. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
  216. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
  217. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
  218. void dss_dump_clocks(struct seq_file *s);
  219. #if defined(CONFIG_OMAP2_DSS_DEBUGFS)
  220. void dss_debug_dump_clocks(struct seq_file *s);
  221. #endif
  222. int dss_get_ctx_loss_count(void);
  223. void dss_sdi_init(int datapairs);
  224. int dss_sdi_enable(void);
  225. void dss_sdi_disable(void);
  226. void dss_select_dsi_clk_source(int dsi_module,
  227. enum omap_dss_clk_source clk_src);
  228. void dss_select_lcd_clk_source(enum omap_channel channel,
  229. enum omap_dss_clk_source clk_src);
  230. enum omap_dss_clk_source dss_get_dispc_clk_source(void);
  231. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
  232. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
  233. void dss_set_venc_output(enum omap_dss_venc_type type);
  234. void dss_set_dac_pwrdn_bgz(bool enable);
  235. unsigned long dss_get_dpll4_rate(void);
  236. int dss_calc_clock_rates(struct dss_clock_info *cinfo);
  237. int dss_set_clock_div(struct dss_clock_info *cinfo);
  238. int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
  239. struct dispc_clock_info *dispc_cinfo);
  240. /* SDI */
  241. int sdi_init_platform_driver(void) __init;
  242. void sdi_uninit_platform_driver(void) __exit;
  243. /* DSI */
  244. #ifdef CONFIG_OMAP2_DSS_DSI
  245. struct dentry;
  246. struct file_operations;
  247. int dsi_init_platform_driver(void) __init;
  248. void dsi_uninit_platform_driver(void) __exit;
  249. int dsi_runtime_get(struct platform_device *dsidev);
  250. void dsi_runtime_put(struct platform_device *dsidev);
  251. void dsi_dump_clocks(struct seq_file *s);
  252. void dsi_irq_handler(void);
  253. u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
  254. unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
  255. int dsi_pll_set_clock_div(struct platform_device *dsidev,
  256. struct dsi_clock_info *cinfo);
  257. int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
  258. unsigned long req_pck, struct dsi_clock_info *cinfo,
  259. struct dispc_clock_info *dispc_cinfo);
  260. int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
  261. bool enable_hsdiv);
  262. void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
  263. void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
  264. void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
  265. struct platform_device *dsi_get_dsidev_from_id(int module);
  266. #else
  267. static inline int dsi_runtime_get(struct platform_device *dsidev)
  268. {
  269. return 0;
  270. }
  271. static inline void dsi_runtime_put(struct platform_device *dsidev)
  272. {
  273. }
  274. static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
  275. {
  276. WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
  277. return 0;
  278. }
  279. static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
  280. {
  281. WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
  282. return 0;
  283. }
  284. static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
  285. struct dsi_clock_info *cinfo)
  286. {
  287. WARN("%s: DSI not compiled in\n", __func__);
  288. return -ENODEV;
  289. }
  290. static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
  291. unsigned long req_pck,
  292. struct dsi_clock_info *dsi_cinfo,
  293. struct dispc_clock_info *dispc_cinfo)
  294. {
  295. WARN("%s: DSI not compiled in\n", __func__);
  296. return -ENODEV;
  297. }
  298. static inline int dsi_pll_init(struct platform_device *dsidev,
  299. bool enable_hsclk, bool enable_hsdiv)
  300. {
  301. WARN("%s: DSI not compiled in\n", __func__);
  302. return -ENODEV;
  303. }
  304. static inline void dsi_pll_uninit(struct platform_device *dsidev,
  305. bool disconnect_lanes)
  306. {
  307. }
  308. static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
  309. {
  310. }
  311. static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
  312. {
  313. }
  314. static inline struct platform_device *dsi_get_dsidev_from_id(int module)
  315. {
  316. return NULL;
  317. }
  318. #endif
  319. /* DPI */
  320. int dpi_init_platform_driver(void) __init;
  321. void dpi_uninit_platform_driver(void) __exit;
  322. /* DISPC */
  323. int dispc_init_platform_driver(void) __init;
  324. void dispc_uninit_platform_driver(void) __exit;
  325. void dispc_dump_clocks(struct seq_file *s);
  326. u32 dispc_read_irqstatus(void);
  327. void dispc_clear_irqstatus(u32 mask);
  328. u32 dispc_read_irqenable(void);
  329. void dispc_write_irqenable(u32 mask);
  330. int dispc_runtime_get(void);
  331. void dispc_runtime_put(void);
  332. void dispc_enable_sidle(void);
  333. void dispc_disable_sidle(void);
  334. void dispc_lcd_enable_signal(bool enable);
  335. void dispc_pck_free_enable(bool enable);
  336. void dispc_enable_fifomerge(bool enable);
  337. void dispc_enable_gamma_table(bool enable);
  338. void dispc_set_loadmode(enum omap_dss_load_mode mode);
  339. bool dispc_mgr_timings_ok(enum omap_channel channel,
  340. const struct omap_video_timings *timings);
  341. unsigned long dispc_fclk_rate(void);
  342. void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
  343. struct dispc_clock_info *cinfo);
  344. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  345. struct dispc_clock_info *cinfo);
  346. void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
  347. void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
  348. u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
  349. bool manual_update);
  350. int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
  351. bool replication, const struct omap_video_timings *mgr_timings,
  352. bool mem_to_mem);
  353. int dispc_ovl_enable(enum omap_plane plane, bool enable);
  354. bool dispc_ovl_enabled(enum omap_plane plane);
  355. void dispc_ovl_set_channel_out(enum omap_plane plane,
  356. enum omap_channel channel);
  357. u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
  358. u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
  359. u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel);
  360. bool dispc_mgr_go_busy(enum omap_channel channel);
  361. void dispc_mgr_go(enum omap_channel channel);
  362. void dispc_mgr_enable(enum omap_channel channel, bool enable);
  363. bool dispc_mgr_is_enabled(enum omap_channel channel);
  364. void dispc_mgr_enable_sync(enum omap_channel channel);
  365. void dispc_mgr_disable_sync(enum omap_channel channel);
  366. void dispc_mgr_set_lcd_config(enum omap_channel channel,
  367. const struct dss_lcd_mgr_config *config);
  368. void dispc_mgr_set_timings(enum omap_channel channel,
  369. const struct omap_video_timings *timings);
  370. unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
  371. unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
  372. unsigned long dispc_core_clk_rate(void);
  373. void dispc_mgr_set_clock_div(enum omap_channel channel,
  374. const struct dispc_clock_info *cinfo);
  375. int dispc_mgr_get_clock_div(enum omap_channel channel,
  376. struct dispc_clock_info *cinfo);
  377. void dispc_mgr_setup(enum omap_channel channel,
  378. const struct omap_overlay_manager_info *info);
  379. u32 dispc_wb_get_framedone_irq(void);
  380. bool dispc_wb_go_busy(void);
  381. void dispc_wb_go(void);
  382. void dispc_wb_enable(bool enable);
  383. bool dispc_wb_is_enabled(void);
  384. void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
  385. int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
  386. bool mem_to_mem, const struct omap_video_timings *timings);
  387. /* VENC */
  388. #ifdef CONFIG_OMAP2_DSS_VENC
  389. int venc_init_platform_driver(void) __init;
  390. void venc_uninit_platform_driver(void) __exit;
  391. unsigned long venc_get_pixel_clock(void);
  392. #else
  393. static inline unsigned long venc_get_pixel_clock(void)
  394. {
  395. WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
  396. return 0;
  397. }
  398. #endif
  399. int omapdss_venc_display_enable(struct omap_dss_device *dssdev);
  400. void omapdss_venc_display_disable(struct omap_dss_device *dssdev);
  401. void omapdss_venc_set_timings(struct omap_dss_device *dssdev,
  402. struct omap_video_timings *timings);
  403. int omapdss_venc_check_timings(struct omap_dss_device *dssdev,
  404. struct omap_video_timings *timings);
  405. u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev);
  406. int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss);
  407. void omapdss_venc_set_type(struct omap_dss_device *dssdev,
  408. enum omap_dss_venc_type type);
  409. void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
  410. bool invert_polarity);
  411. int venc_panel_init(void);
  412. void venc_panel_exit(void);
  413. /* HDMI */
  414. #ifdef CONFIG_OMAP4_DSS_HDMI
  415. int hdmi_init_platform_driver(void) __init;
  416. void hdmi_uninit_platform_driver(void) __exit;
  417. unsigned long hdmi_get_pixel_clock(void);
  418. #else
  419. static inline unsigned long hdmi_get_pixel_clock(void)
  420. {
  421. WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
  422. return 0;
  423. }
  424. #endif
  425. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
  426. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
  427. int omapdss_hdmi_core_enable(struct omap_dss_device *dssdev);
  428. void omapdss_hdmi_core_disable(struct omap_dss_device *dssdev);
  429. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
  430. struct omap_video_timings *timings);
  431. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  432. struct omap_video_timings *timings);
  433. int omapdss_hdmi_read_edid(u8 *buf, int len);
  434. bool omapdss_hdmi_detect(void);
  435. int hdmi_panel_init(void);
  436. void hdmi_panel_exit(void);
  437. #ifdef CONFIG_OMAP4_DSS_HDMI_AUDIO
  438. int hdmi_audio_enable(void);
  439. void hdmi_audio_disable(void);
  440. int hdmi_audio_start(void);
  441. void hdmi_audio_stop(void);
  442. bool hdmi_mode_has_audio(void);
  443. int hdmi_audio_config(struct omap_dss_audio *audio);
  444. #endif
  445. /* RFBI */
  446. int rfbi_init_platform_driver(void) __init;
  447. void rfbi_uninit_platform_driver(void) __exit;
  448. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  449. static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
  450. {
  451. int b;
  452. for (b = 0; b < 32; ++b) {
  453. if (irqstatus & (1 << b))
  454. irq_arr[b]++;
  455. }
  456. }
  457. #endif
  458. struct dss_mgr_ops {
  459. void (*start_update)(struct omap_overlay_manager *mgr);
  460. int (*enable)(struct omap_overlay_manager *mgr);
  461. void (*disable)(struct omap_overlay_manager *mgr);
  462. void (*set_timings)(struct omap_overlay_manager *mgr,
  463. const struct omap_video_timings *timings);
  464. void (*set_lcd_config)(struct omap_overlay_manager *mgr,
  465. const struct dss_lcd_mgr_config *config);
  466. };
  467. int dss_install_mgr_ops(const struct dss_mgr_ops *mgr_ops);
  468. void dss_uninstall_mgr_ops(void);
  469. #endif