max98095.c 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398
  1. /*
  2. * max98095.c -- MAX98095 ALSA SoC Audio driver
  3. *
  4. * Copyright 2011 Maxim Integrated Products
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/delay.h>
  15. #include <linux/pm.h>
  16. #include <linux/i2c.h>
  17. #include <linux/platform_device.h>
  18. #include <sound/core.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/soc.h>
  22. #include <sound/initval.h>
  23. #include <sound/tlv.h>
  24. #include <linux/slab.h>
  25. #include <asm/div64.h>
  26. #include <sound/max98095.h>
  27. #include "max98095.h"
  28. enum max98095_type {
  29. MAX98095,
  30. };
  31. struct max98095_cdata {
  32. unsigned int rate;
  33. unsigned int fmt;
  34. int eq_sel;
  35. int bq_sel;
  36. };
  37. struct max98095_priv {
  38. enum max98095_type devtype;
  39. void *control_data;
  40. struct max98095_pdata *pdata;
  41. unsigned int sysclk;
  42. struct max98095_cdata dai[3];
  43. const char **eq_texts;
  44. const char **bq_texts;
  45. struct soc_enum eq_enum;
  46. struct soc_enum bq_enum;
  47. int eq_textcnt;
  48. int bq_textcnt;
  49. u8 lin_state;
  50. unsigned int mic1pre;
  51. unsigned int mic2pre;
  52. };
  53. static const u8 max98095_reg_def[M98095_REG_CNT] = {
  54. 0x00, /* 00 */
  55. 0x00, /* 01 */
  56. 0x00, /* 02 */
  57. 0x00, /* 03 */
  58. 0x00, /* 04 */
  59. 0x00, /* 05 */
  60. 0x00, /* 06 */
  61. 0x00, /* 07 */
  62. 0x00, /* 08 */
  63. 0x00, /* 09 */
  64. 0x00, /* 0A */
  65. 0x00, /* 0B */
  66. 0x00, /* 0C */
  67. 0x00, /* 0D */
  68. 0x00, /* 0E */
  69. 0x00, /* 0F */
  70. 0x00, /* 10 */
  71. 0x00, /* 11 */
  72. 0x00, /* 12 */
  73. 0x00, /* 13 */
  74. 0x00, /* 14 */
  75. 0x00, /* 15 */
  76. 0x00, /* 16 */
  77. 0x00, /* 17 */
  78. 0x00, /* 18 */
  79. 0x00, /* 19 */
  80. 0x00, /* 1A */
  81. 0x00, /* 1B */
  82. 0x00, /* 1C */
  83. 0x00, /* 1D */
  84. 0x00, /* 1E */
  85. 0x00, /* 1F */
  86. 0x00, /* 20 */
  87. 0x00, /* 21 */
  88. 0x00, /* 22 */
  89. 0x00, /* 23 */
  90. 0x00, /* 24 */
  91. 0x00, /* 25 */
  92. 0x00, /* 26 */
  93. 0x00, /* 27 */
  94. 0x00, /* 28 */
  95. 0x00, /* 29 */
  96. 0x00, /* 2A */
  97. 0x00, /* 2B */
  98. 0x00, /* 2C */
  99. 0x00, /* 2D */
  100. 0x00, /* 2E */
  101. 0x00, /* 2F */
  102. 0x00, /* 30 */
  103. 0x00, /* 31 */
  104. 0x00, /* 32 */
  105. 0x00, /* 33 */
  106. 0x00, /* 34 */
  107. 0x00, /* 35 */
  108. 0x00, /* 36 */
  109. 0x00, /* 37 */
  110. 0x00, /* 38 */
  111. 0x00, /* 39 */
  112. 0x00, /* 3A */
  113. 0x00, /* 3B */
  114. 0x00, /* 3C */
  115. 0x00, /* 3D */
  116. 0x00, /* 3E */
  117. 0x00, /* 3F */
  118. 0x00, /* 40 */
  119. 0x00, /* 41 */
  120. 0x00, /* 42 */
  121. 0x00, /* 43 */
  122. 0x00, /* 44 */
  123. 0x00, /* 45 */
  124. 0x00, /* 46 */
  125. 0x00, /* 47 */
  126. 0x00, /* 48 */
  127. 0x00, /* 49 */
  128. 0x00, /* 4A */
  129. 0x00, /* 4B */
  130. 0x00, /* 4C */
  131. 0x00, /* 4D */
  132. 0x00, /* 4E */
  133. 0x00, /* 4F */
  134. 0x00, /* 50 */
  135. 0x00, /* 51 */
  136. 0x00, /* 52 */
  137. 0x00, /* 53 */
  138. 0x00, /* 54 */
  139. 0x00, /* 55 */
  140. 0x00, /* 56 */
  141. 0x00, /* 57 */
  142. 0x00, /* 58 */
  143. 0x00, /* 59 */
  144. 0x00, /* 5A */
  145. 0x00, /* 5B */
  146. 0x00, /* 5C */
  147. 0x00, /* 5D */
  148. 0x00, /* 5E */
  149. 0x00, /* 5F */
  150. 0x00, /* 60 */
  151. 0x00, /* 61 */
  152. 0x00, /* 62 */
  153. 0x00, /* 63 */
  154. 0x00, /* 64 */
  155. 0x00, /* 65 */
  156. 0x00, /* 66 */
  157. 0x00, /* 67 */
  158. 0x00, /* 68 */
  159. 0x00, /* 69 */
  160. 0x00, /* 6A */
  161. 0x00, /* 6B */
  162. 0x00, /* 6C */
  163. 0x00, /* 6D */
  164. 0x00, /* 6E */
  165. 0x00, /* 6F */
  166. 0x00, /* 70 */
  167. 0x00, /* 71 */
  168. 0x00, /* 72 */
  169. 0x00, /* 73 */
  170. 0x00, /* 74 */
  171. 0x00, /* 75 */
  172. 0x00, /* 76 */
  173. 0x00, /* 77 */
  174. 0x00, /* 78 */
  175. 0x00, /* 79 */
  176. 0x00, /* 7A */
  177. 0x00, /* 7B */
  178. 0x00, /* 7C */
  179. 0x00, /* 7D */
  180. 0x00, /* 7E */
  181. 0x00, /* 7F */
  182. 0x00, /* 80 */
  183. 0x00, /* 81 */
  184. 0x00, /* 82 */
  185. 0x00, /* 83 */
  186. 0x00, /* 84 */
  187. 0x00, /* 85 */
  188. 0x00, /* 86 */
  189. 0x00, /* 87 */
  190. 0x00, /* 88 */
  191. 0x00, /* 89 */
  192. 0x00, /* 8A */
  193. 0x00, /* 8B */
  194. 0x00, /* 8C */
  195. 0x00, /* 8D */
  196. 0x00, /* 8E */
  197. 0x00, /* 8F */
  198. 0x00, /* 90 */
  199. 0x00, /* 91 */
  200. 0x30, /* 92 */
  201. 0xF0, /* 93 */
  202. 0x00, /* 94 */
  203. 0x00, /* 95 */
  204. 0x3F, /* 96 */
  205. 0x00, /* 97 */
  206. 0x00, /* 98 */
  207. 0x00, /* 99 */
  208. 0x00, /* 9A */
  209. 0x00, /* 9B */
  210. 0x00, /* 9C */
  211. 0x00, /* 9D */
  212. 0x00, /* 9E */
  213. 0x00, /* 9F */
  214. 0x00, /* A0 */
  215. 0x00, /* A1 */
  216. 0x00, /* A2 */
  217. 0x00, /* A3 */
  218. 0x00, /* A4 */
  219. 0x00, /* A5 */
  220. 0x00, /* A6 */
  221. 0x00, /* A7 */
  222. 0x00, /* A8 */
  223. 0x00, /* A9 */
  224. 0x00, /* AA */
  225. 0x00, /* AB */
  226. 0x00, /* AC */
  227. 0x00, /* AD */
  228. 0x00, /* AE */
  229. 0x00, /* AF */
  230. 0x00, /* B0 */
  231. 0x00, /* B1 */
  232. 0x00, /* B2 */
  233. 0x00, /* B3 */
  234. 0x00, /* B4 */
  235. 0x00, /* B5 */
  236. 0x00, /* B6 */
  237. 0x00, /* B7 */
  238. 0x00, /* B8 */
  239. 0x00, /* B9 */
  240. 0x00, /* BA */
  241. 0x00, /* BB */
  242. 0x00, /* BC */
  243. 0x00, /* BD */
  244. 0x00, /* BE */
  245. 0x00, /* BF */
  246. 0x00, /* C0 */
  247. 0x00, /* C1 */
  248. 0x00, /* C2 */
  249. 0x00, /* C3 */
  250. 0x00, /* C4 */
  251. 0x00, /* C5 */
  252. 0x00, /* C6 */
  253. 0x00, /* C7 */
  254. 0x00, /* C8 */
  255. 0x00, /* C9 */
  256. 0x00, /* CA */
  257. 0x00, /* CB */
  258. 0x00, /* CC */
  259. 0x00, /* CD */
  260. 0x00, /* CE */
  261. 0x00, /* CF */
  262. 0x00, /* D0 */
  263. 0x00, /* D1 */
  264. 0x00, /* D2 */
  265. 0x00, /* D3 */
  266. 0x00, /* D4 */
  267. 0x00, /* D5 */
  268. 0x00, /* D6 */
  269. 0x00, /* D7 */
  270. 0x00, /* D8 */
  271. 0x00, /* D9 */
  272. 0x00, /* DA */
  273. 0x00, /* DB */
  274. 0x00, /* DC */
  275. 0x00, /* DD */
  276. 0x00, /* DE */
  277. 0x00, /* DF */
  278. 0x00, /* E0 */
  279. 0x00, /* E1 */
  280. 0x00, /* E2 */
  281. 0x00, /* E3 */
  282. 0x00, /* E4 */
  283. 0x00, /* E5 */
  284. 0x00, /* E6 */
  285. 0x00, /* E7 */
  286. 0x00, /* E8 */
  287. 0x00, /* E9 */
  288. 0x00, /* EA */
  289. 0x00, /* EB */
  290. 0x00, /* EC */
  291. 0x00, /* ED */
  292. 0x00, /* EE */
  293. 0x00, /* EF */
  294. 0x00, /* F0 */
  295. 0x00, /* F1 */
  296. 0x00, /* F2 */
  297. 0x00, /* F3 */
  298. 0x00, /* F4 */
  299. 0x00, /* F5 */
  300. 0x00, /* F6 */
  301. 0x00, /* F7 */
  302. 0x00, /* F8 */
  303. 0x00, /* F9 */
  304. 0x00, /* FA */
  305. 0x00, /* FB */
  306. 0x00, /* FC */
  307. 0x00, /* FD */
  308. 0x00, /* FE */
  309. 0x00, /* FF */
  310. };
  311. static struct {
  312. int readable;
  313. int writable;
  314. } max98095_access[M98095_REG_CNT] = {
  315. { 0x00, 0x00 }, /* 00 */
  316. { 0xFF, 0x00 }, /* 01 */
  317. { 0xFF, 0x00 }, /* 02 */
  318. { 0xFF, 0x00 }, /* 03 */
  319. { 0xFF, 0x00 }, /* 04 */
  320. { 0xFF, 0x00 }, /* 05 */
  321. { 0xFF, 0x00 }, /* 06 */
  322. { 0xFF, 0x00 }, /* 07 */
  323. { 0xFF, 0x00 }, /* 08 */
  324. { 0xFF, 0x00 }, /* 09 */
  325. { 0xFF, 0x00 }, /* 0A */
  326. { 0xFF, 0x00 }, /* 0B */
  327. { 0xFF, 0x00 }, /* 0C */
  328. { 0xFF, 0x00 }, /* 0D */
  329. { 0xFF, 0x00 }, /* 0E */
  330. { 0xFF, 0x9F }, /* 0F */
  331. { 0xFF, 0xFF }, /* 10 */
  332. { 0xFF, 0xFF }, /* 11 */
  333. { 0xFF, 0xFF }, /* 12 */
  334. { 0xFF, 0xFF }, /* 13 */
  335. { 0xFF, 0xFF }, /* 14 */
  336. { 0xFF, 0xFF }, /* 15 */
  337. { 0xFF, 0xFF }, /* 16 */
  338. { 0xFF, 0xFF }, /* 17 */
  339. { 0xFF, 0xFF }, /* 18 */
  340. { 0xFF, 0xFF }, /* 19 */
  341. { 0xFF, 0xFF }, /* 1A */
  342. { 0xFF, 0xFF }, /* 1B */
  343. { 0xFF, 0xFF }, /* 1C */
  344. { 0xFF, 0xFF }, /* 1D */
  345. { 0xFF, 0x77 }, /* 1E */
  346. { 0xFF, 0x77 }, /* 1F */
  347. { 0xFF, 0x77 }, /* 20 */
  348. { 0xFF, 0x77 }, /* 21 */
  349. { 0xFF, 0x77 }, /* 22 */
  350. { 0xFF, 0x77 }, /* 23 */
  351. { 0xFF, 0xFF }, /* 24 */
  352. { 0xFF, 0x7F }, /* 25 */
  353. { 0xFF, 0x31 }, /* 26 */
  354. { 0xFF, 0xFF }, /* 27 */
  355. { 0xFF, 0xFF }, /* 28 */
  356. { 0xFF, 0xFF }, /* 29 */
  357. { 0xFF, 0xF7 }, /* 2A */
  358. { 0xFF, 0x2F }, /* 2B */
  359. { 0xFF, 0xEF }, /* 2C */
  360. { 0xFF, 0xFF }, /* 2D */
  361. { 0xFF, 0xFF }, /* 2E */
  362. { 0xFF, 0xFF }, /* 2F */
  363. { 0xFF, 0xFF }, /* 30 */
  364. { 0xFF, 0xFF }, /* 31 */
  365. { 0xFF, 0xFF }, /* 32 */
  366. { 0xFF, 0xFF }, /* 33 */
  367. { 0xFF, 0xF7 }, /* 34 */
  368. { 0xFF, 0x2F }, /* 35 */
  369. { 0xFF, 0xCF }, /* 36 */
  370. { 0xFF, 0xFF }, /* 37 */
  371. { 0xFF, 0xFF }, /* 38 */
  372. { 0xFF, 0xFF }, /* 39 */
  373. { 0xFF, 0xFF }, /* 3A */
  374. { 0xFF, 0xFF }, /* 3B */
  375. { 0xFF, 0xFF }, /* 3C */
  376. { 0xFF, 0xFF }, /* 3D */
  377. { 0xFF, 0xF7 }, /* 3E */
  378. { 0xFF, 0x2F }, /* 3F */
  379. { 0xFF, 0xCF }, /* 40 */
  380. { 0xFF, 0xFF }, /* 41 */
  381. { 0xFF, 0x77 }, /* 42 */
  382. { 0xFF, 0xFF }, /* 43 */
  383. { 0xFF, 0xFF }, /* 44 */
  384. { 0xFF, 0xFF }, /* 45 */
  385. { 0xFF, 0xFF }, /* 46 */
  386. { 0xFF, 0xFF }, /* 47 */
  387. { 0xFF, 0xFF }, /* 48 */
  388. { 0xFF, 0x0F }, /* 49 */
  389. { 0xFF, 0xFF }, /* 4A */
  390. { 0xFF, 0xFF }, /* 4B */
  391. { 0xFF, 0x3F }, /* 4C */
  392. { 0xFF, 0x3F }, /* 4D */
  393. { 0xFF, 0x3F }, /* 4E */
  394. { 0xFF, 0xFF }, /* 4F */
  395. { 0xFF, 0x7F }, /* 50 */
  396. { 0xFF, 0x7F }, /* 51 */
  397. { 0xFF, 0x0F }, /* 52 */
  398. { 0xFF, 0x3F }, /* 53 */
  399. { 0xFF, 0x3F }, /* 54 */
  400. { 0xFF, 0x3F }, /* 55 */
  401. { 0xFF, 0xFF }, /* 56 */
  402. { 0xFF, 0xFF }, /* 57 */
  403. { 0xFF, 0xBF }, /* 58 */
  404. { 0xFF, 0x1F }, /* 59 */
  405. { 0xFF, 0xBF }, /* 5A */
  406. { 0xFF, 0x1F }, /* 5B */
  407. { 0xFF, 0xBF }, /* 5C */
  408. { 0xFF, 0x3F }, /* 5D */
  409. { 0xFF, 0x3F }, /* 5E */
  410. { 0xFF, 0x7F }, /* 5F */
  411. { 0xFF, 0x7F }, /* 60 */
  412. { 0xFF, 0x47 }, /* 61 */
  413. { 0xFF, 0x9F }, /* 62 */
  414. { 0xFF, 0x9F }, /* 63 */
  415. { 0xFF, 0x9F }, /* 64 */
  416. { 0xFF, 0x9F }, /* 65 */
  417. { 0xFF, 0x9F }, /* 66 */
  418. { 0xFF, 0xBF }, /* 67 */
  419. { 0xFF, 0xBF }, /* 68 */
  420. { 0xFF, 0xFF }, /* 69 */
  421. { 0xFF, 0xFF }, /* 6A */
  422. { 0xFF, 0x7F }, /* 6B */
  423. { 0xFF, 0xF7 }, /* 6C */
  424. { 0xFF, 0xFF }, /* 6D */
  425. { 0xFF, 0xFF }, /* 6E */
  426. { 0xFF, 0x1F }, /* 6F */
  427. { 0xFF, 0xF7 }, /* 70 */
  428. { 0xFF, 0xFF }, /* 71 */
  429. { 0xFF, 0xFF }, /* 72 */
  430. { 0xFF, 0x1F }, /* 73 */
  431. { 0xFF, 0xF7 }, /* 74 */
  432. { 0xFF, 0xFF }, /* 75 */
  433. { 0xFF, 0xFF }, /* 76 */
  434. { 0xFF, 0x1F }, /* 77 */
  435. { 0xFF, 0xF7 }, /* 78 */
  436. { 0xFF, 0xFF }, /* 79 */
  437. { 0xFF, 0xFF }, /* 7A */
  438. { 0xFF, 0x1F }, /* 7B */
  439. { 0xFF, 0xF7 }, /* 7C */
  440. { 0xFF, 0xFF }, /* 7D */
  441. { 0xFF, 0xFF }, /* 7E */
  442. { 0xFF, 0x1F }, /* 7F */
  443. { 0xFF, 0xF7 }, /* 80 */
  444. { 0xFF, 0xFF }, /* 81 */
  445. { 0xFF, 0xFF }, /* 82 */
  446. { 0xFF, 0x1F }, /* 83 */
  447. { 0xFF, 0x7F }, /* 84 */
  448. { 0xFF, 0x0F }, /* 85 */
  449. { 0xFF, 0xD8 }, /* 86 */
  450. { 0xFF, 0xFF }, /* 87 */
  451. { 0xFF, 0xEF }, /* 88 */
  452. { 0xFF, 0xFE }, /* 89 */
  453. { 0xFF, 0xFE }, /* 8A */
  454. { 0xFF, 0xFF }, /* 8B */
  455. { 0xFF, 0xFF }, /* 8C */
  456. { 0xFF, 0x3F }, /* 8D */
  457. { 0xFF, 0xFF }, /* 8E */
  458. { 0xFF, 0x3F }, /* 8F */
  459. { 0xFF, 0x8F }, /* 90 */
  460. { 0xFF, 0xFF }, /* 91 */
  461. { 0xFF, 0x3F }, /* 92 */
  462. { 0xFF, 0xFF }, /* 93 */
  463. { 0xFF, 0xFF }, /* 94 */
  464. { 0xFF, 0x0F }, /* 95 */
  465. { 0xFF, 0x3F }, /* 96 */
  466. { 0xFF, 0x8C }, /* 97 */
  467. { 0x00, 0x00 }, /* 98 */
  468. { 0x00, 0x00 }, /* 99 */
  469. { 0x00, 0x00 }, /* 9A */
  470. { 0x00, 0x00 }, /* 9B */
  471. { 0x00, 0x00 }, /* 9C */
  472. { 0x00, 0x00 }, /* 9D */
  473. { 0x00, 0x00 }, /* 9E */
  474. { 0x00, 0x00 }, /* 9F */
  475. { 0x00, 0x00 }, /* A0 */
  476. { 0x00, 0x00 }, /* A1 */
  477. { 0x00, 0x00 }, /* A2 */
  478. { 0x00, 0x00 }, /* A3 */
  479. { 0x00, 0x00 }, /* A4 */
  480. { 0x00, 0x00 }, /* A5 */
  481. { 0x00, 0x00 }, /* A6 */
  482. { 0x00, 0x00 }, /* A7 */
  483. { 0x00, 0x00 }, /* A8 */
  484. { 0x00, 0x00 }, /* A9 */
  485. { 0x00, 0x00 }, /* AA */
  486. { 0x00, 0x00 }, /* AB */
  487. { 0x00, 0x00 }, /* AC */
  488. { 0x00, 0x00 }, /* AD */
  489. { 0x00, 0x00 }, /* AE */
  490. { 0x00, 0x00 }, /* AF */
  491. { 0x00, 0x00 }, /* B0 */
  492. { 0x00, 0x00 }, /* B1 */
  493. { 0x00, 0x00 }, /* B2 */
  494. { 0x00, 0x00 }, /* B3 */
  495. { 0x00, 0x00 }, /* B4 */
  496. { 0x00, 0x00 }, /* B5 */
  497. { 0x00, 0x00 }, /* B6 */
  498. { 0x00, 0x00 }, /* B7 */
  499. { 0x00, 0x00 }, /* B8 */
  500. { 0x00, 0x00 }, /* B9 */
  501. { 0x00, 0x00 }, /* BA */
  502. { 0x00, 0x00 }, /* BB */
  503. { 0x00, 0x00 }, /* BC */
  504. { 0x00, 0x00 }, /* BD */
  505. { 0x00, 0x00 }, /* BE */
  506. { 0x00, 0x00 }, /* BF */
  507. { 0x00, 0x00 }, /* C0 */
  508. { 0x00, 0x00 }, /* C1 */
  509. { 0x00, 0x00 }, /* C2 */
  510. { 0x00, 0x00 }, /* C3 */
  511. { 0x00, 0x00 }, /* C4 */
  512. { 0x00, 0x00 }, /* C5 */
  513. { 0x00, 0x00 }, /* C6 */
  514. { 0x00, 0x00 }, /* C7 */
  515. { 0x00, 0x00 }, /* C8 */
  516. { 0x00, 0x00 }, /* C9 */
  517. { 0x00, 0x00 }, /* CA */
  518. { 0x00, 0x00 }, /* CB */
  519. { 0x00, 0x00 }, /* CC */
  520. { 0x00, 0x00 }, /* CD */
  521. { 0x00, 0x00 }, /* CE */
  522. { 0x00, 0x00 }, /* CF */
  523. { 0x00, 0x00 }, /* D0 */
  524. { 0x00, 0x00 }, /* D1 */
  525. { 0x00, 0x00 }, /* D2 */
  526. { 0x00, 0x00 }, /* D3 */
  527. { 0x00, 0x00 }, /* D4 */
  528. { 0x00, 0x00 }, /* D5 */
  529. { 0x00, 0x00 }, /* D6 */
  530. { 0x00, 0x00 }, /* D7 */
  531. { 0x00, 0x00 }, /* D8 */
  532. { 0x00, 0x00 }, /* D9 */
  533. { 0x00, 0x00 }, /* DA */
  534. { 0x00, 0x00 }, /* DB */
  535. { 0x00, 0x00 }, /* DC */
  536. { 0x00, 0x00 }, /* DD */
  537. { 0x00, 0x00 }, /* DE */
  538. { 0x00, 0x00 }, /* DF */
  539. { 0x00, 0x00 }, /* E0 */
  540. { 0x00, 0x00 }, /* E1 */
  541. { 0x00, 0x00 }, /* E2 */
  542. { 0x00, 0x00 }, /* E3 */
  543. { 0x00, 0x00 }, /* E4 */
  544. { 0x00, 0x00 }, /* E5 */
  545. { 0x00, 0x00 }, /* E6 */
  546. { 0x00, 0x00 }, /* E7 */
  547. { 0x00, 0x00 }, /* E8 */
  548. { 0x00, 0x00 }, /* E9 */
  549. { 0x00, 0x00 }, /* EA */
  550. { 0x00, 0x00 }, /* EB */
  551. { 0x00, 0x00 }, /* EC */
  552. { 0x00, 0x00 }, /* ED */
  553. { 0x00, 0x00 }, /* EE */
  554. { 0x00, 0x00 }, /* EF */
  555. { 0x00, 0x00 }, /* F0 */
  556. { 0x00, 0x00 }, /* F1 */
  557. { 0x00, 0x00 }, /* F2 */
  558. { 0x00, 0x00 }, /* F3 */
  559. { 0x00, 0x00 }, /* F4 */
  560. { 0x00, 0x00 }, /* F5 */
  561. { 0x00, 0x00 }, /* F6 */
  562. { 0x00, 0x00 }, /* F7 */
  563. { 0x00, 0x00 }, /* F8 */
  564. { 0x00, 0x00 }, /* F9 */
  565. { 0x00, 0x00 }, /* FA */
  566. { 0x00, 0x00 }, /* FB */
  567. { 0x00, 0x00 }, /* FC */
  568. { 0x00, 0x00 }, /* FD */
  569. { 0x00, 0x00 }, /* FE */
  570. { 0xFF, 0x00 }, /* FF */
  571. };
  572. static int max98095_readable(struct snd_soc_codec *codec, unsigned int reg)
  573. {
  574. if (reg >= M98095_REG_CNT)
  575. return 0;
  576. return max98095_access[reg].readable != 0;
  577. }
  578. static int max98095_volatile(struct snd_soc_codec *codec, unsigned int reg)
  579. {
  580. if (reg > M98095_REG_MAX_CACHED)
  581. return 1;
  582. switch (reg) {
  583. case M98095_000_HOST_DATA:
  584. case M98095_001_HOST_INT_STS:
  585. case M98095_002_HOST_RSP_STS:
  586. case M98095_003_HOST_CMD_STS:
  587. case M98095_004_CODEC_STS:
  588. case M98095_005_DAI1_ALC_STS:
  589. case M98095_006_DAI2_ALC_STS:
  590. case M98095_007_JACK_AUTO_STS:
  591. case M98095_008_JACK_MANUAL_STS:
  592. case M98095_009_JACK_VBAT_STS:
  593. case M98095_00A_ACC_ADC_STS:
  594. case M98095_00B_MIC_NG_AGC_STS:
  595. case M98095_00C_SPK_L_VOLT_STS:
  596. case M98095_00D_SPK_R_VOLT_STS:
  597. case M98095_00E_TEMP_SENSOR_STS:
  598. return 1;
  599. }
  600. return 0;
  601. }
  602. /*
  603. * Filter coefficients are in a separate register segment
  604. * and they share the address space of the normal registers.
  605. * The coefficient registers do not need or share the cache.
  606. */
  607. static int max98095_hw_write(struct snd_soc_codec *codec, unsigned int reg,
  608. unsigned int value)
  609. {
  610. u8 data[2];
  611. data[0] = reg;
  612. data[1] = value;
  613. if (codec->hw_write(codec->control_data, data, 2) == 2)
  614. return 0;
  615. else
  616. return -EIO;
  617. }
  618. /*
  619. * Load equalizer DSP coefficient configurations registers
  620. */
  621. static void m98095_eq_band(struct snd_soc_codec *codec, unsigned int dai,
  622. unsigned int band, u16 *coefs)
  623. {
  624. unsigned int eq_reg;
  625. unsigned int i;
  626. BUG_ON(band > 4);
  627. BUG_ON(dai > 1);
  628. /* Load the base register address */
  629. eq_reg = dai ? M98095_142_DAI2_EQ_BASE : M98095_110_DAI1_EQ_BASE;
  630. /* Add the band address offset, note adjustment for word address */
  631. eq_reg += band * (M98095_COEFS_PER_BAND << 1);
  632. /* Step through the registers and coefs */
  633. for (i = 0; i < M98095_COEFS_PER_BAND; i++) {
  634. max98095_hw_write(codec, eq_reg++, M98095_BYTE1(coefs[i]));
  635. max98095_hw_write(codec, eq_reg++, M98095_BYTE0(coefs[i]));
  636. }
  637. }
  638. /*
  639. * Load biquad filter coefficient configurations registers
  640. */
  641. static void m98095_biquad_band(struct snd_soc_codec *codec, unsigned int dai,
  642. unsigned int band, u16 *coefs)
  643. {
  644. unsigned int bq_reg;
  645. unsigned int i;
  646. BUG_ON(band > 1);
  647. BUG_ON(dai > 1);
  648. /* Load the base register address */
  649. bq_reg = dai ? M98095_17E_DAI2_BQ_BASE : M98095_174_DAI1_BQ_BASE;
  650. /* Add the band address offset, note adjustment for word address */
  651. bq_reg += band * (M98095_COEFS_PER_BAND << 1);
  652. /* Step through the registers and coefs */
  653. for (i = 0; i < M98095_COEFS_PER_BAND; i++) {
  654. max98095_hw_write(codec, bq_reg++, M98095_BYTE1(coefs[i]));
  655. max98095_hw_write(codec, bq_reg++, M98095_BYTE0(coefs[i]));
  656. }
  657. }
  658. static const char * const max98095_fltr_mode[] = { "Voice", "Music" };
  659. static const struct soc_enum max98095_dai1_filter_mode_enum[] = {
  660. SOC_ENUM_SINGLE(M98095_02E_DAI1_FILTERS, 7, 2, max98095_fltr_mode),
  661. };
  662. static const struct soc_enum max98095_dai2_filter_mode_enum[] = {
  663. SOC_ENUM_SINGLE(M98095_038_DAI2_FILTERS, 7, 2, max98095_fltr_mode),
  664. };
  665. static const char * const max98095_extmic_text[] = { "None", "MIC1", "MIC2" };
  666. static const struct soc_enum max98095_extmic_enum =
  667. SOC_ENUM_SINGLE(M98095_087_CFG_MIC, 0, 3, max98095_extmic_text);
  668. static const struct snd_kcontrol_new max98095_extmic_mux =
  669. SOC_DAPM_ENUM("External MIC Mux", max98095_extmic_enum);
  670. static const char * const max98095_linein_text[] = { "INA", "INB" };
  671. static const struct soc_enum max98095_linein_enum =
  672. SOC_ENUM_SINGLE(M98095_086_CFG_LINE, 6, 2, max98095_linein_text);
  673. static const struct snd_kcontrol_new max98095_linein_mux =
  674. SOC_DAPM_ENUM("Linein Input Mux", max98095_linein_enum);
  675. static const char * const max98095_line_mode_text[] = {
  676. "Stereo", "Differential"};
  677. static const struct soc_enum max98095_linein_mode_enum =
  678. SOC_ENUM_SINGLE(M98095_086_CFG_LINE, 7, 2, max98095_line_mode_text);
  679. static const struct soc_enum max98095_lineout_mode_enum =
  680. SOC_ENUM_SINGLE(M98095_086_CFG_LINE, 4, 2, max98095_line_mode_text);
  681. static const char * const max98095_dai_fltr[] = {
  682. "Off", "Elliptical-HPF-16k", "Butterworth-HPF-16k",
  683. "Elliptical-HPF-8k", "Butterworth-HPF-8k", "Butterworth-HPF-Fs/240"};
  684. static const struct soc_enum max98095_dai1_dac_filter_enum[] = {
  685. SOC_ENUM_SINGLE(M98095_02E_DAI1_FILTERS, 0, 6, max98095_dai_fltr),
  686. };
  687. static const struct soc_enum max98095_dai2_dac_filter_enum[] = {
  688. SOC_ENUM_SINGLE(M98095_038_DAI2_FILTERS, 0, 6, max98095_dai_fltr),
  689. };
  690. static const struct soc_enum max98095_dai3_dac_filter_enum[] = {
  691. SOC_ENUM_SINGLE(M98095_042_DAI3_FILTERS, 0, 6, max98095_dai_fltr),
  692. };
  693. static int max98095_mic1pre_set(struct snd_kcontrol *kcontrol,
  694. struct snd_ctl_elem_value *ucontrol)
  695. {
  696. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  697. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  698. unsigned int sel = ucontrol->value.integer.value[0];
  699. max98095->mic1pre = sel;
  700. snd_soc_update_bits(codec, M98095_05F_LVL_MIC1, M98095_MICPRE_MASK,
  701. (1+sel)<<M98095_MICPRE_SHIFT);
  702. return 0;
  703. }
  704. static int max98095_mic1pre_get(struct snd_kcontrol *kcontrol,
  705. struct snd_ctl_elem_value *ucontrol)
  706. {
  707. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  708. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  709. ucontrol->value.integer.value[0] = max98095->mic1pre;
  710. return 0;
  711. }
  712. static int max98095_mic2pre_set(struct snd_kcontrol *kcontrol,
  713. struct snd_ctl_elem_value *ucontrol)
  714. {
  715. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  716. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  717. unsigned int sel = ucontrol->value.integer.value[0];
  718. max98095->mic2pre = sel;
  719. snd_soc_update_bits(codec, M98095_060_LVL_MIC2, M98095_MICPRE_MASK,
  720. (1+sel)<<M98095_MICPRE_SHIFT);
  721. return 0;
  722. }
  723. static int max98095_mic2pre_get(struct snd_kcontrol *kcontrol,
  724. struct snd_ctl_elem_value *ucontrol)
  725. {
  726. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  727. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  728. ucontrol->value.integer.value[0] = max98095->mic2pre;
  729. return 0;
  730. }
  731. static const unsigned int max98095_micboost_tlv[] = {
  732. TLV_DB_RANGE_HEAD(2),
  733. 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
  734. 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0),
  735. };
  736. static const DECLARE_TLV_DB_SCALE(max98095_mic_tlv, 0, 100, 0);
  737. static const DECLARE_TLV_DB_SCALE(max98095_adc_tlv, -1200, 100, 0);
  738. static const DECLARE_TLV_DB_SCALE(max98095_adcboost_tlv, 0, 600, 0);
  739. static const unsigned int max98095_hp_tlv[] = {
  740. TLV_DB_RANGE_HEAD(5),
  741. 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
  742. 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
  743. 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  744. 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
  745. 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0),
  746. };
  747. static const unsigned int max98095_spk_tlv[] = {
  748. TLV_DB_RANGE_HEAD(4),
  749. 0, 10, TLV_DB_SCALE_ITEM(-5900, 400, 0),
  750. 11, 18, TLV_DB_SCALE_ITEM(-1700, 200, 0),
  751. 19, 27, TLV_DB_SCALE_ITEM(-200, 100, 0),
  752. 28, 39, TLV_DB_SCALE_ITEM(650, 50, 0),
  753. };
  754. static const unsigned int max98095_rcv_lout_tlv[] = {
  755. TLV_DB_RANGE_HEAD(5),
  756. 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
  757. 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
  758. 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
  759. 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
  760. 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0),
  761. };
  762. static const unsigned int max98095_lin_tlv[] = {
  763. TLV_DB_RANGE_HEAD(3),
  764. 0, 2, TLV_DB_SCALE_ITEM(-600, 300, 0),
  765. 3, 3, TLV_DB_SCALE_ITEM(300, 1100, 0),
  766. 4, 5, TLV_DB_SCALE_ITEM(1400, 600, 0),
  767. };
  768. static const struct snd_kcontrol_new max98095_snd_controls[] = {
  769. SOC_DOUBLE_R_TLV("Headphone Volume", M98095_064_LVL_HP_L,
  770. M98095_065_LVL_HP_R, 0, 31, 0, max98095_hp_tlv),
  771. SOC_DOUBLE_R_TLV("Speaker Volume", M98095_067_LVL_SPK_L,
  772. M98095_068_LVL_SPK_R, 0, 39, 0, max98095_spk_tlv),
  773. SOC_SINGLE_TLV("Receiver Volume", M98095_066_LVL_RCV,
  774. 0, 31, 0, max98095_rcv_lout_tlv),
  775. SOC_DOUBLE_R_TLV("Lineout Volume", M98095_062_LVL_LINEOUT1,
  776. M98095_063_LVL_LINEOUT2, 0, 31, 0, max98095_rcv_lout_tlv),
  777. SOC_DOUBLE_R("Headphone Switch", M98095_064_LVL_HP_L,
  778. M98095_065_LVL_HP_R, 7, 1, 1),
  779. SOC_DOUBLE_R("Speaker Switch", M98095_067_LVL_SPK_L,
  780. M98095_068_LVL_SPK_R, 7, 1, 1),
  781. SOC_SINGLE("Receiver Switch", M98095_066_LVL_RCV, 7, 1, 1),
  782. SOC_DOUBLE_R("Lineout Switch", M98095_062_LVL_LINEOUT1,
  783. M98095_063_LVL_LINEOUT2, 7, 1, 1),
  784. SOC_SINGLE_TLV("MIC1 Volume", M98095_05F_LVL_MIC1, 0, 20, 1,
  785. max98095_mic_tlv),
  786. SOC_SINGLE_TLV("MIC2 Volume", M98095_060_LVL_MIC2, 0, 20, 1,
  787. max98095_mic_tlv),
  788. SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
  789. M98095_05F_LVL_MIC1, 5, 2, 0,
  790. max98095_mic1pre_get, max98095_mic1pre_set,
  791. max98095_micboost_tlv),
  792. SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
  793. M98095_060_LVL_MIC2, 5, 2, 0,
  794. max98095_mic2pre_get, max98095_mic2pre_set,
  795. max98095_micboost_tlv),
  796. SOC_SINGLE_TLV("Linein Volume", M98095_061_LVL_LINEIN, 0, 5, 1,
  797. max98095_lin_tlv),
  798. SOC_SINGLE_TLV("ADCL Volume", M98095_05D_LVL_ADC_L, 0, 15, 1,
  799. max98095_adc_tlv),
  800. SOC_SINGLE_TLV("ADCR Volume", M98095_05E_LVL_ADC_R, 0, 15, 1,
  801. max98095_adc_tlv),
  802. SOC_SINGLE_TLV("ADCL Boost Volume", M98095_05D_LVL_ADC_L, 4, 3, 0,
  803. max98095_adcboost_tlv),
  804. SOC_SINGLE_TLV("ADCR Boost Volume", M98095_05E_LVL_ADC_R, 4, 3, 0,
  805. max98095_adcboost_tlv),
  806. SOC_SINGLE("EQ1 Switch", M98095_088_CFG_LEVEL, 0, 1, 0),
  807. SOC_SINGLE("EQ2 Switch", M98095_088_CFG_LEVEL, 1, 1, 0),
  808. SOC_SINGLE("Biquad1 Switch", M98095_088_CFG_LEVEL, 2, 1, 0),
  809. SOC_SINGLE("Biquad2 Switch", M98095_088_CFG_LEVEL, 3, 1, 0),
  810. SOC_ENUM("DAI1 Filter Mode", max98095_dai1_filter_mode_enum),
  811. SOC_ENUM("DAI2 Filter Mode", max98095_dai2_filter_mode_enum),
  812. SOC_ENUM("DAI1 DAC Filter", max98095_dai1_dac_filter_enum),
  813. SOC_ENUM("DAI2 DAC Filter", max98095_dai2_dac_filter_enum),
  814. SOC_ENUM("DAI3 DAC Filter", max98095_dai3_dac_filter_enum),
  815. SOC_ENUM("Linein Mode", max98095_linein_mode_enum),
  816. SOC_ENUM("Lineout Mode", max98095_lineout_mode_enum),
  817. };
  818. /* Left speaker mixer switch */
  819. static const struct snd_kcontrol_new max98095_left_speaker_mixer_controls[] = {
  820. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_050_MIX_SPK_LEFT, 0, 1, 0),
  821. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_050_MIX_SPK_LEFT, 6, 1, 0),
  822. SOC_DAPM_SINGLE("Mono DAC2 Switch", M98095_050_MIX_SPK_LEFT, 3, 1, 0),
  823. SOC_DAPM_SINGLE("Mono DAC3 Switch", M98095_050_MIX_SPK_LEFT, 3, 1, 0),
  824. SOC_DAPM_SINGLE("MIC1 Switch", M98095_050_MIX_SPK_LEFT, 4, 1, 0),
  825. SOC_DAPM_SINGLE("MIC2 Switch", M98095_050_MIX_SPK_LEFT, 5, 1, 0),
  826. SOC_DAPM_SINGLE("IN1 Switch", M98095_050_MIX_SPK_LEFT, 1, 1, 0),
  827. SOC_DAPM_SINGLE("IN2 Switch", M98095_050_MIX_SPK_LEFT, 2, 1, 0),
  828. };
  829. /* Right speaker mixer switch */
  830. static const struct snd_kcontrol_new max98095_right_speaker_mixer_controls[] = {
  831. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_051_MIX_SPK_RIGHT, 6, 1, 0),
  832. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_051_MIX_SPK_RIGHT, 0, 1, 0),
  833. SOC_DAPM_SINGLE("Mono DAC2 Switch", M98095_051_MIX_SPK_RIGHT, 3, 1, 0),
  834. SOC_DAPM_SINGLE("Mono DAC3 Switch", M98095_051_MIX_SPK_RIGHT, 3, 1, 0),
  835. SOC_DAPM_SINGLE("MIC1 Switch", M98095_051_MIX_SPK_RIGHT, 5, 1, 0),
  836. SOC_DAPM_SINGLE("MIC2 Switch", M98095_051_MIX_SPK_RIGHT, 4, 1, 0),
  837. SOC_DAPM_SINGLE("IN1 Switch", M98095_051_MIX_SPK_RIGHT, 1, 1, 0),
  838. SOC_DAPM_SINGLE("IN2 Switch", M98095_051_MIX_SPK_RIGHT, 2, 1, 0),
  839. };
  840. /* Left headphone mixer switch */
  841. static const struct snd_kcontrol_new max98095_left_hp_mixer_controls[] = {
  842. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04C_MIX_HP_LEFT, 0, 1, 0),
  843. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04C_MIX_HP_LEFT, 5, 1, 0),
  844. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04C_MIX_HP_LEFT, 3, 1, 0),
  845. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04C_MIX_HP_LEFT, 4, 1, 0),
  846. SOC_DAPM_SINGLE("IN1 Switch", M98095_04C_MIX_HP_LEFT, 1, 1, 0),
  847. SOC_DAPM_SINGLE("IN2 Switch", M98095_04C_MIX_HP_LEFT, 2, 1, 0),
  848. };
  849. /* Right headphone mixer switch */
  850. static const struct snd_kcontrol_new max98095_right_hp_mixer_controls[] = {
  851. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04D_MIX_HP_RIGHT, 5, 1, 0),
  852. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04D_MIX_HP_RIGHT, 0, 1, 0),
  853. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04D_MIX_HP_RIGHT, 3, 1, 0),
  854. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04D_MIX_HP_RIGHT, 4, 1, 0),
  855. SOC_DAPM_SINGLE("IN1 Switch", M98095_04D_MIX_HP_RIGHT, 1, 1, 0),
  856. SOC_DAPM_SINGLE("IN2 Switch", M98095_04D_MIX_HP_RIGHT, 2, 1, 0),
  857. };
  858. /* Receiver earpiece mixer switch */
  859. static const struct snd_kcontrol_new max98095_mono_rcv_mixer_controls[] = {
  860. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_04F_MIX_RCV, 0, 1, 0),
  861. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_04F_MIX_RCV, 5, 1, 0),
  862. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04F_MIX_RCV, 3, 1, 0),
  863. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04F_MIX_RCV, 4, 1, 0),
  864. SOC_DAPM_SINGLE("IN1 Switch", M98095_04F_MIX_RCV, 1, 1, 0),
  865. SOC_DAPM_SINGLE("IN2 Switch", M98095_04F_MIX_RCV, 2, 1, 0),
  866. };
  867. /* Left lineout mixer switch */
  868. static const struct snd_kcontrol_new max98095_left_lineout_mixer_controls[] = {
  869. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_053_MIX_LINEOUT1, 5, 1, 0),
  870. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_053_MIX_LINEOUT1, 0, 1, 0),
  871. SOC_DAPM_SINGLE("MIC1 Switch", M98095_053_MIX_LINEOUT1, 3, 1, 0),
  872. SOC_DAPM_SINGLE("MIC2 Switch", M98095_053_MIX_LINEOUT1, 4, 1, 0),
  873. SOC_DAPM_SINGLE("IN1 Switch", M98095_053_MIX_LINEOUT1, 1, 1, 0),
  874. SOC_DAPM_SINGLE("IN2 Switch", M98095_053_MIX_LINEOUT1, 2, 1, 0),
  875. };
  876. /* Right lineout mixer switch */
  877. static const struct snd_kcontrol_new max98095_right_lineout_mixer_controls[] = {
  878. SOC_DAPM_SINGLE("Left DAC1 Switch", M98095_054_MIX_LINEOUT2, 0, 1, 0),
  879. SOC_DAPM_SINGLE("Right DAC1 Switch", M98095_054_MIX_LINEOUT2, 5, 1, 0),
  880. SOC_DAPM_SINGLE("MIC1 Switch", M98095_054_MIX_LINEOUT2, 3, 1, 0),
  881. SOC_DAPM_SINGLE("MIC2 Switch", M98095_054_MIX_LINEOUT2, 4, 1, 0),
  882. SOC_DAPM_SINGLE("IN1 Switch", M98095_054_MIX_LINEOUT2, 1, 1, 0),
  883. SOC_DAPM_SINGLE("IN2 Switch", M98095_054_MIX_LINEOUT2, 2, 1, 0),
  884. };
  885. /* Left ADC mixer switch */
  886. static const struct snd_kcontrol_new max98095_left_ADC_mixer_controls[] = {
  887. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04A_MIX_ADC_LEFT, 7, 1, 0),
  888. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04A_MIX_ADC_LEFT, 6, 1, 0),
  889. SOC_DAPM_SINGLE("IN1 Switch", M98095_04A_MIX_ADC_LEFT, 3, 1, 0),
  890. SOC_DAPM_SINGLE("IN2 Switch", M98095_04A_MIX_ADC_LEFT, 2, 1, 0),
  891. };
  892. /* Right ADC mixer switch */
  893. static const struct snd_kcontrol_new max98095_right_ADC_mixer_controls[] = {
  894. SOC_DAPM_SINGLE("MIC1 Switch", M98095_04B_MIX_ADC_RIGHT, 7, 1, 0),
  895. SOC_DAPM_SINGLE("MIC2 Switch", M98095_04B_MIX_ADC_RIGHT, 6, 1, 0),
  896. SOC_DAPM_SINGLE("IN1 Switch", M98095_04B_MIX_ADC_RIGHT, 3, 1, 0),
  897. SOC_DAPM_SINGLE("IN2 Switch", M98095_04B_MIX_ADC_RIGHT, 2, 1, 0),
  898. };
  899. static int max98095_mic_event(struct snd_soc_dapm_widget *w,
  900. struct snd_kcontrol *kcontrol, int event)
  901. {
  902. struct snd_soc_codec *codec = w->codec;
  903. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  904. switch (event) {
  905. case SND_SOC_DAPM_POST_PMU:
  906. if (w->reg == M98095_05F_LVL_MIC1) {
  907. snd_soc_update_bits(codec, w->reg, M98095_MICPRE_MASK,
  908. (1+max98095->mic1pre)<<M98095_MICPRE_SHIFT);
  909. } else {
  910. snd_soc_update_bits(codec, w->reg, M98095_MICPRE_MASK,
  911. (1+max98095->mic2pre)<<M98095_MICPRE_SHIFT);
  912. }
  913. break;
  914. case SND_SOC_DAPM_POST_PMD:
  915. snd_soc_update_bits(codec, w->reg, M98095_MICPRE_MASK, 0);
  916. break;
  917. default:
  918. return -EINVAL;
  919. }
  920. return 0;
  921. }
  922. /*
  923. * The line inputs are stereo inputs with the left and right
  924. * channels sharing a common PGA power control signal.
  925. */
  926. static int max98095_line_pga(struct snd_soc_dapm_widget *w,
  927. int event, u8 channel)
  928. {
  929. struct snd_soc_codec *codec = w->codec;
  930. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  931. u8 *state;
  932. BUG_ON(!((channel == 1) || (channel == 2)));
  933. state = &max98095->lin_state;
  934. switch (event) {
  935. case SND_SOC_DAPM_POST_PMU:
  936. *state |= channel;
  937. snd_soc_update_bits(codec, w->reg,
  938. (1 << w->shift), (1 << w->shift));
  939. break;
  940. case SND_SOC_DAPM_POST_PMD:
  941. *state &= ~channel;
  942. if (*state == 0) {
  943. snd_soc_update_bits(codec, w->reg,
  944. (1 << w->shift), 0);
  945. }
  946. break;
  947. default:
  948. return -EINVAL;
  949. }
  950. return 0;
  951. }
  952. static int max98095_pga_in1_event(struct snd_soc_dapm_widget *w,
  953. struct snd_kcontrol *k, int event)
  954. {
  955. return max98095_line_pga(w, event, 1);
  956. }
  957. static int max98095_pga_in2_event(struct snd_soc_dapm_widget *w,
  958. struct snd_kcontrol *k, int event)
  959. {
  960. return max98095_line_pga(w, event, 2);
  961. }
  962. /*
  963. * The stereo line out mixer outputs to two stereo line outs.
  964. * The 2nd pair has a separate set of enables.
  965. */
  966. static int max98095_lineout_event(struct snd_soc_dapm_widget *w,
  967. struct snd_kcontrol *kcontrol, int event)
  968. {
  969. struct snd_soc_codec *codec = w->codec;
  970. switch (event) {
  971. case SND_SOC_DAPM_POST_PMU:
  972. snd_soc_update_bits(codec, w->reg,
  973. (1 << (w->shift+2)), (1 << (w->shift+2)));
  974. break;
  975. case SND_SOC_DAPM_POST_PMD:
  976. snd_soc_update_bits(codec, w->reg,
  977. (1 << (w->shift+2)), 0);
  978. break;
  979. default:
  980. return -EINVAL;
  981. }
  982. return 0;
  983. }
  984. static const struct snd_soc_dapm_widget max98095_dapm_widgets[] = {
  985. SND_SOC_DAPM_ADC("ADCL", "HiFi Capture", M98095_090_PWR_EN_IN, 0, 0),
  986. SND_SOC_DAPM_ADC("ADCR", "HiFi Capture", M98095_090_PWR_EN_IN, 1, 0),
  987. SND_SOC_DAPM_DAC("DACL1", "HiFi Playback",
  988. M98095_091_PWR_EN_OUT, 0, 0),
  989. SND_SOC_DAPM_DAC("DACR1", "HiFi Playback",
  990. M98095_091_PWR_EN_OUT, 1, 0),
  991. SND_SOC_DAPM_DAC("DACM2", "Aux Playback",
  992. M98095_091_PWR_EN_OUT, 2, 0),
  993. SND_SOC_DAPM_DAC("DACM3", "Voice Playback",
  994. M98095_091_PWR_EN_OUT, 2, 0),
  995. SND_SOC_DAPM_PGA("HP Left Out", M98095_091_PWR_EN_OUT,
  996. 6, 0, NULL, 0),
  997. SND_SOC_DAPM_PGA("HP Right Out", M98095_091_PWR_EN_OUT,
  998. 7, 0, NULL, 0),
  999. SND_SOC_DAPM_PGA("SPK Left Out", M98095_091_PWR_EN_OUT,
  1000. 4, 0, NULL, 0),
  1001. SND_SOC_DAPM_PGA("SPK Right Out", M98095_091_PWR_EN_OUT,
  1002. 5, 0, NULL, 0),
  1003. SND_SOC_DAPM_PGA("RCV Mono Out", M98095_091_PWR_EN_OUT,
  1004. 3, 0, NULL, 0),
  1005. SND_SOC_DAPM_PGA_E("LINE Left Out", M98095_092_PWR_EN_OUT,
  1006. 0, 0, NULL, 0, max98095_lineout_event, SND_SOC_DAPM_PRE_PMD),
  1007. SND_SOC_DAPM_PGA_E("LINE Right Out", M98095_092_PWR_EN_OUT,
  1008. 1, 0, NULL, 0, max98095_lineout_event, SND_SOC_DAPM_PRE_PMD),
  1009. SND_SOC_DAPM_MUX("External MIC", SND_SOC_NOPM, 0, 0,
  1010. &max98095_extmic_mux),
  1011. SND_SOC_DAPM_MUX("Linein Mux", SND_SOC_NOPM, 0, 0,
  1012. &max98095_linein_mux),
  1013. SND_SOC_DAPM_MIXER("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
  1014. &max98095_left_hp_mixer_controls[0],
  1015. ARRAY_SIZE(max98095_left_hp_mixer_controls)),
  1016. SND_SOC_DAPM_MIXER("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
  1017. &max98095_right_hp_mixer_controls[0],
  1018. ARRAY_SIZE(max98095_right_hp_mixer_controls)),
  1019. SND_SOC_DAPM_MIXER("Left Speaker Mixer", SND_SOC_NOPM, 0, 0,
  1020. &max98095_left_speaker_mixer_controls[0],
  1021. ARRAY_SIZE(max98095_left_speaker_mixer_controls)),
  1022. SND_SOC_DAPM_MIXER("Right Speaker Mixer", SND_SOC_NOPM, 0, 0,
  1023. &max98095_right_speaker_mixer_controls[0],
  1024. ARRAY_SIZE(max98095_right_speaker_mixer_controls)),
  1025. SND_SOC_DAPM_MIXER("Receiver Mixer", SND_SOC_NOPM, 0, 0,
  1026. &max98095_mono_rcv_mixer_controls[0],
  1027. ARRAY_SIZE(max98095_mono_rcv_mixer_controls)),
  1028. SND_SOC_DAPM_MIXER("Left Lineout Mixer", SND_SOC_NOPM, 0, 0,
  1029. &max98095_left_lineout_mixer_controls[0],
  1030. ARRAY_SIZE(max98095_left_lineout_mixer_controls)),
  1031. SND_SOC_DAPM_MIXER("Right Lineout Mixer", SND_SOC_NOPM, 0, 0,
  1032. &max98095_right_lineout_mixer_controls[0],
  1033. ARRAY_SIZE(max98095_right_lineout_mixer_controls)),
  1034. SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
  1035. &max98095_left_ADC_mixer_controls[0],
  1036. ARRAY_SIZE(max98095_left_ADC_mixer_controls)),
  1037. SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
  1038. &max98095_right_ADC_mixer_controls[0],
  1039. ARRAY_SIZE(max98095_right_ADC_mixer_controls)),
  1040. SND_SOC_DAPM_PGA_E("MIC1 Input", M98095_05F_LVL_MIC1,
  1041. 5, 0, NULL, 0, max98095_mic_event,
  1042. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1043. SND_SOC_DAPM_PGA_E("MIC2 Input", M98095_060_LVL_MIC2,
  1044. 5, 0, NULL, 0, max98095_mic_event,
  1045. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1046. SND_SOC_DAPM_PGA_E("IN1 Input", M98095_090_PWR_EN_IN,
  1047. 7, 0, NULL, 0, max98095_pga_in1_event,
  1048. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1049. SND_SOC_DAPM_PGA_E("IN2 Input", M98095_090_PWR_EN_IN,
  1050. 7, 0, NULL, 0, max98095_pga_in2_event,
  1051. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1052. SND_SOC_DAPM_MICBIAS("MICBIAS1", M98095_090_PWR_EN_IN, 2, 0),
  1053. SND_SOC_DAPM_MICBIAS("MICBIAS2", M98095_090_PWR_EN_IN, 3, 0),
  1054. SND_SOC_DAPM_OUTPUT("HPL"),
  1055. SND_SOC_DAPM_OUTPUT("HPR"),
  1056. SND_SOC_DAPM_OUTPUT("SPKL"),
  1057. SND_SOC_DAPM_OUTPUT("SPKR"),
  1058. SND_SOC_DAPM_OUTPUT("RCV"),
  1059. SND_SOC_DAPM_OUTPUT("OUT1"),
  1060. SND_SOC_DAPM_OUTPUT("OUT2"),
  1061. SND_SOC_DAPM_OUTPUT("OUT3"),
  1062. SND_SOC_DAPM_OUTPUT("OUT4"),
  1063. SND_SOC_DAPM_INPUT("MIC1"),
  1064. SND_SOC_DAPM_INPUT("MIC2"),
  1065. SND_SOC_DAPM_INPUT("INA1"),
  1066. SND_SOC_DAPM_INPUT("INA2"),
  1067. SND_SOC_DAPM_INPUT("INB1"),
  1068. SND_SOC_DAPM_INPUT("INB2"),
  1069. };
  1070. static const struct snd_soc_dapm_route max98095_audio_map[] = {
  1071. /* Left headphone output mixer */
  1072. {"Left Headphone Mixer", "Left DAC1 Switch", "DACL1"},
  1073. {"Left Headphone Mixer", "Right DAC1 Switch", "DACR1"},
  1074. {"Left Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  1075. {"Left Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  1076. {"Left Headphone Mixer", "IN1 Switch", "IN1 Input"},
  1077. {"Left Headphone Mixer", "IN2 Switch", "IN2 Input"},
  1078. /* Right headphone output mixer */
  1079. {"Right Headphone Mixer", "Left DAC1 Switch", "DACL1"},
  1080. {"Right Headphone Mixer", "Right DAC1 Switch", "DACR1"},
  1081. {"Right Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
  1082. {"Right Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
  1083. {"Right Headphone Mixer", "IN1 Switch", "IN1 Input"},
  1084. {"Right Headphone Mixer", "IN2 Switch", "IN2 Input"},
  1085. /* Left speaker output mixer */
  1086. {"Left Speaker Mixer", "Left DAC1 Switch", "DACL1"},
  1087. {"Left Speaker Mixer", "Right DAC1 Switch", "DACR1"},
  1088. {"Left Speaker Mixer", "Mono DAC2 Switch", "DACM2"},
  1089. {"Left Speaker Mixer", "Mono DAC3 Switch", "DACM3"},
  1090. {"Left Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  1091. {"Left Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  1092. {"Left Speaker Mixer", "IN1 Switch", "IN1 Input"},
  1093. {"Left Speaker Mixer", "IN2 Switch", "IN2 Input"},
  1094. /* Right speaker output mixer */
  1095. {"Right Speaker Mixer", "Left DAC1 Switch", "DACL1"},
  1096. {"Right Speaker Mixer", "Right DAC1 Switch", "DACR1"},
  1097. {"Right Speaker Mixer", "Mono DAC2 Switch", "DACM2"},
  1098. {"Right Speaker Mixer", "Mono DAC3 Switch", "DACM3"},
  1099. {"Right Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
  1100. {"Right Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
  1101. {"Right Speaker Mixer", "IN1 Switch", "IN1 Input"},
  1102. {"Right Speaker Mixer", "IN2 Switch", "IN2 Input"},
  1103. /* Earpiece/Receiver output mixer */
  1104. {"Receiver Mixer", "Left DAC1 Switch", "DACL1"},
  1105. {"Receiver Mixer", "Right DAC1 Switch", "DACR1"},
  1106. {"Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
  1107. {"Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
  1108. {"Receiver Mixer", "IN1 Switch", "IN1 Input"},
  1109. {"Receiver Mixer", "IN2 Switch", "IN2 Input"},
  1110. /* Left Lineout output mixer */
  1111. {"Left Lineout Mixer", "Left DAC1 Switch", "DACL1"},
  1112. {"Left Lineout Mixer", "Right DAC1 Switch", "DACR1"},
  1113. {"Left Lineout Mixer", "MIC1 Switch", "MIC1 Input"},
  1114. {"Left Lineout Mixer", "MIC2 Switch", "MIC2 Input"},
  1115. {"Left Lineout Mixer", "IN1 Switch", "IN1 Input"},
  1116. {"Left Lineout Mixer", "IN2 Switch", "IN2 Input"},
  1117. /* Right lineout output mixer */
  1118. {"Right Lineout Mixer", "Left DAC1 Switch", "DACL1"},
  1119. {"Right Lineout Mixer", "Right DAC1 Switch", "DACR1"},
  1120. {"Right Lineout Mixer", "MIC1 Switch", "MIC1 Input"},
  1121. {"Right Lineout Mixer", "MIC2 Switch", "MIC2 Input"},
  1122. {"Right Lineout Mixer", "IN1 Switch", "IN1 Input"},
  1123. {"Right Lineout Mixer", "IN2 Switch", "IN2 Input"},
  1124. {"HP Left Out", NULL, "Left Headphone Mixer"},
  1125. {"HP Right Out", NULL, "Right Headphone Mixer"},
  1126. {"SPK Left Out", NULL, "Left Speaker Mixer"},
  1127. {"SPK Right Out", NULL, "Right Speaker Mixer"},
  1128. {"RCV Mono Out", NULL, "Receiver Mixer"},
  1129. {"LINE Left Out", NULL, "Left Lineout Mixer"},
  1130. {"LINE Right Out", NULL, "Right Lineout Mixer"},
  1131. {"HPL", NULL, "HP Left Out"},
  1132. {"HPR", NULL, "HP Right Out"},
  1133. {"SPKL", NULL, "SPK Left Out"},
  1134. {"SPKR", NULL, "SPK Right Out"},
  1135. {"RCV", NULL, "RCV Mono Out"},
  1136. {"OUT1", NULL, "LINE Left Out"},
  1137. {"OUT2", NULL, "LINE Right Out"},
  1138. {"OUT3", NULL, "LINE Left Out"},
  1139. {"OUT4", NULL, "LINE Right Out"},
  1140. /* Left ADC input mixer */
  1141. {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1142. {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1143. {"Left ADC Mixer", "IN1 Switch", "IN1 Input"},
  1144. {"Left ADC Mixer", "IN2 Switch", "IN2 Input"},
  1145. /* Right ADC input mixer */
  1146. {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
  1147. {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
  1148. {"Right ADC Mixer", "IN1 Switch", "IN1 Input"},
  1149. {"Right ADC Mixer", "IN2 Switch", "IN2 Input"},
  1150. /* Inputs */
  1151. {"ADCL", NULL, "Left ADC Mixer"},
  1152. {"ADCR", NULL, "Right ADC Mixer"},
  1153. {"IN1 Input", NULL, "INA1"},
  1154. {"IN2 Input", NULL, "INA2"},
  1155. {"MIC1 Input", NULL, "MIC1"},
  1156. {"MIC2 Input", NULL, "MIC2"},
  1157. };
  1158. static int max98095_add_widgets(struct snd_soc_codec *codec)
  1159. {
  1160. snd_soc_add_controls(codec, max98095_snd_controls,
  1161. ARRAY_SIZE(max98095_snd_controls));
  1162. return 0;
  1163. }
  1164. /* codec mclk clock divider coefficients */
  1165. static const struct {
  1166. u32 rate;
  1167. u8 sr;
  1168. } rate_table[] = {
  1169. {8000, 0x01},
  1170. {11025, 0x02},
  1171. {16000, 0x03},
  1172. {22050, 0x04},
  1173. {24000, 0x05},
  1174. {32000, 0x06},
  1175. {44100, 0x07},
  1176. {48000, 0x08},
  1177. {88200, 0x09},
  1178. {96000, 0x0A},
  1179. };
  1180. static int rate_value(int rate, u8 *value)
  1181. {
  1182. int i;
  1183. for (i = 0; i < ARRAY_SIZE(rate_table); i++) {
  1184. if (rate_table[i].rate >= rate) {
  1185. *value = rate_table[i].sr;
  1186. return 0;
  1187. }
  1188. }
  1189. *value = rate_table[0].sr;
  1190. return -EINVAL;
  1191. }
  1192. static int max98095_dai1_hw_params(struct snd_pcm_substream *substream,
  1193. struct snd_pcm_hw_params *params,
  1194. struct snd_soc_dai *dai)
  1195. {
  1196. struct snd_soc_codec *codec = dai->codec;
  1197. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1198. struct max98095_cdata *cdata;
  1199. unsigned long long ni;
  1200. unsigned int rate;
  1201. u8 regval;
  1202. cdata = &max98095->dai[0];
  1203. rate = params_rate(params);
  1204. switch (params_format(params)) {
  1205. case SNDRV_PCM_FORMAT_S16_LE:
  1206. snd_soc_update_bits(codec, M98095_02A_DAI1_FORMAT,
  1207. M98095_DAI_WS, 0);
  1208. break;
  1209. case SNDRV_PCM_FORMAT_S24_LE:
  1210. snd_soc_update_bits(codec, M98095_02A_DAI1_FORMAT,
  1211. M98095_DAI_WS, M98095_DAI_WS);
  1212. break;
  1213. default:
  1214. return -EINVAL;
  1215. }
  1216. if (rate_value(rate, &regval))
  1217. return -EINVAL;
  1218. snd_soc_update_bits(codec, M98095_027_DAI1_CLKMODE,
  1219. M98095_CLKMODE_MASK, regval);
  1220. cdata->rate = rate;
  1221. /* Configure NI when operating as master */
  1222. if (snd_soc_read(codec, M98095_02A_DAI1_FORMAT) & M98095_DAI_MAS) {
  1223. if (max98095->sysclk == 0) {
  1224. dev_err(codec->dev, "Invalid system clock frequency\n");
  1225. return -EINVAL;
  1226. }
  1227. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1228. * (unsigned long long int)rate;
  1229. do_div(ni, (unsigned long long int)max98095->sysclk);
  1230. snd_soc_write(codec, M98095_028_DAI1_CLKCFG_HI,
  1231. (ni >> 8) & 0x7F);
  1232. snd_soc_write(codec, M98095_029_DAI1_CLKCFG_LO,
  1233. ni & 0xFF);
  1234. }
  1235. /* Update sample rate mode */
  1236. if (rate < 50000)
  1237. snd_soc_update_bits(codec, M98095_02E_DAI1_FILTERS,
  1238. M98095_DAI_DHF, 0);
  1239. else
  1240. snd_soc_update_bits(codec, M98095_02E_DAI1_FILTERS,
  1241. M98095_DAI_DHF, M98095_DAI_DHF);
  1242. return 0;
  1243. }
  1244. static int max98095_dai2_hw_params(struct snd_pcm_substream *substream,
  1245. struct snd_pcm_hw_params *params,
  1246. struct snd_soc_dai *dai)
  1247. {
  1248. struct snd_soc_codec *codec = dai->codec;
  1249. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1250. struct max98095_cdata *cdata;
  1251. unsigned long long ni;
  1252. unsigned int rate;
  1253. u8 regval;
  1254. cdata = &max98095->dai[1];
  1255. rate = params_rate(params);
  1256. switch (params_format(params)) {
  1257. case SNDRV_PCM_FORMAT_S16_LE:
  1258. snd_soc_update_bits(codec, M98095_034_DAI2_FORMAT,
  1259. M98095_DAI_WS, 0);
  1260. break;
  1261. case SNDRV_PCM_FORMAT_S24_LE:
  1262. snd_soc_update_bits(codec, M98095_034_DAI2_FORMAT,
  1263. M98095_DAI_WS, M98095_DAI_WS);
  1264. break;
  1265. default:
  1266. return -EINVAL;
  1267. }
  1268. if (rate_value(rate, &regval))
  1269. return -EINVAL;
  1270. snd_soc_update_bits(codec, M98095_031_DAI2_CLKMODE,
  1271. M98095_CLKMODE_MASK, regval);
  1272. cdata->rate = rate;
  1273. /* Configure NI when operating as master */
  1274. if (snd_soc_read(codec, M98095_034_DAI2_FORMAT) & M98095_DAI_MAS) {
  1275. if (max98095->sysclk == 0) {
  1276. dev_err(codec->dev, "Invalid system clock frequency\n");
  1277. return -EINVAL;
  1278. }
  1279. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1280. * (unsigned long long int)rate;
  1281. do_div(ni, (unsigned long long int)max98095->sysclk);
  1282. snd_soc_write(codec, M98095_032_DAI2_CLKCFG_HI,
  1283. (ni >> 8) & 0x7F);
  1284. snd_soc_write(codec, M98095_033_DAI2_CLKCFG_LO,
  1285. ni & 0xFF);
  1286. }
  1287. /* Update sample rate mode */
  1288. if (rate < 50000)
  1289. snd_soc_update_bits(codec, M98095_038_DAI2_FILTERS,
  1290. M98095_DAI_DHF, 0);
  1291. else
  1292. snd_soc_update_bits(codec, M98095_038_DAI2_FILTERS,
  1293. M98095_DAI_DHF, M98095_DAI_DHF);
  1294. return 0;
  1295. }
  1296. static int max98095_dai3_hw_params(struct snd_pcm_substream *substream,
  1297. struct snd_pcm_hw_params *params,
  1298. struct snd_soc_dai *dai)
  1299. {
  1300. struct snd_soc_codec *codec = dai->codec;
  1301. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1302. struct max98095_cdata *cdata;
  1303. unsigned long long ni;
  1304. unsigned int rate;
  1305. u8 regval;
  1306. cdata = &max98095->dai[2];
  1307. rate = params_rate(params);
  1308. switch (params_format(params)) {
  1309. case SNDRV_PCM_FORMAT_S16_LE:
  1310. snd_soc_update_bits(codec, M98095_03E_DAI3_FORMAT,
  1311. M98095_DAI_WS, 0);
  1312. break;
  1313. case SNDRV_PCM_FORMAT_S24_LE:
  1314. snd_soc_update_bits(codec, M98095_03E_DAI3_FORMAT,
  1315. M98095_DAI_WS, M98095_DAI_WS);
  1316. break;
  1317. default:
  1318. return -EINVAL;
  1319. }
  1320. if (rate_value(rate, &regval))
  1321. return -EINVAL;
  1322. snd_soc_update_bits(codec, M98095_03B_DAI3_CLKMODE,
  1323. M98095_CLKMODE_MASK, regval);
  1324. cdata->rate = rate;
  1325. /* Configure NI when operating as master */
  1326. if (snd_soc_read(codec, M98095_03E_DAI3_FORMAT) & M98095_DAI_MAS) {
  1327. if (max98095->sysclk == 0) {
  1328. dev_err(codec->dev, "Invalid system clock frequency\n");
  1329. return -EINVAL;
  1330. }
  1331. ni = 65536ULL * (rate < 50000 ? 96ULL : 48ULL)
  1332. * (unsigned long long int)rate;
  1333. do_div(ni, (unsigned long long int)max98095->sysclk);
  1334. snd_soc_write(codec, M98095_03C_DAI3_CLKCFG_HI,
  1335. (ni >> 8) & 0x7F);
  1336. snd_soc_write(codec, M98095_03D_DAI3_CLKCFG_LO,
  1337. ni & 0xFF);
  1338. }
  1339. /* Update sample rate mode */
  1340. if (rate < 50000)
  1341. snd_soc_update_bits(codec, M98095_042_DAI3_FILTERS,
  1342. M98095_DAI_DHF, 0);
  1343. else
  1344. snd_soc_update_bits(codec, M98095_042_DAI3_FILTERS,
  1345. M98095_DAI_DHF, M98095_DAI_DHF);
  1346. return 0;
  1347. }
  1348. static int max98095_dai_set_sysclk(struct snd_soc_dai *dai,
  1349. int clk_id, unsigned int freq, int dir)
  1350. {
  1351. struct snd_soc_codec *codec = dai->codec;
  1352. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1353. /* Requested clock frequency is already setup */
  1354. if (freq == max98095->sysclk)
  1355. return 0;
  1356. /* Setup clocks for slave mode, and using the PLL
  1357. * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
  1358. * 0x02 (when master clk is 20MHz to 40MHz)..
  1359. * 0x03 (when master clk is 40MHz to 60MHz)..
  1360. */
  1361. if ((freq >= 10000000) && (freq < 20000000)) {
  1362. snd_soc_write(codec, M98095_026_SYS_CLK, 0x10);
  1363. } else if ((freq >= 20000000) && (freq < 40000000)) {
  1364. snd_soc_write(codec, M98095_026_SYS_CLK, 0x20);
  1365. } else if ((freq >= 40000000) && (freq < 60000000)) {
  1366. snd_soc_write(codec, M98095_026_SYS_CLK, 0x30);
  1367. } else {
  1368. dev_err(codec->dev, "Invalid master clock frequency\n");
  1369. return -EINVAL;
  1370. }
  1371. dev_dbg(dai->dev, "Clock source is %d at %uHz\n", clk_id, freq);
  1372. max98095->sysclk = freq;
  1373. return 0;
  1374. }
  1375. static int max98095_dai1_set_fmt(struct snd_soc_dai *codec_dai,
  1376. unsigned int fmt)
  1377. {
  1378. struct snd_soc_codec *codec = codec_dai->codec;
  1379. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1380. struct max98095_cdata *cdata;
  1381. u8 regval = 0;
  1382. cdata = &max98095->dai[0];
  1383. if (fmt != cdata->fmt) {
  1384. cdata->fmt = fmt;
  1385. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1386. case SND_SOC_DAIFMT_CBS_CFS:
  1387. /* Slave mode PLL */
  1388. snd_soc_write(codec, M98095_028_DAI1_CLKCFG_HI,
  1389. 0x80);
  1390. snd_soc_write(codec, M98095_029_DAI1_CLKCFG_LO,
  1391. 0x00);
  1392. break;
  1393. case SND_SOC_DAIFMT_CBM_CFM:
  1394. /* Set to master mode */
  1395. regval |= M98095_DAI_MAS;
  1396. break;
  1397. case SND_SOC_DAIFMT_CBS_CFM:
  1398. case SND_SOC_DAIFMT_CBM_CFS:
  1399. default:
  1400. dev_err(codec->dev, "Clock mode unsupported");
  1401. return -EINVAL;
  1402. }
  1403. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1404. case SND_SOC_DAIFMT_I2S:
  1405. regval |= M98095_DAI_DLY;
  1406. break;
  1407. case SND_SOC_DAIFMT_LEFT_J:
  1408. break;
  1409. default:
  1410. return -EINVAL;
  1411. }
  1412. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1413. case SND_SOC_DAIFMT_NB_NF:
  1414. break;
  1415. case SND_SOC_DAIFMT_NB_IF:
  1416. regval |= M98095_DAI_WCI;
  1417. break;
  1418. case SND_SOC_DAIFMT_IB_NF:
  1419. regval |= M98095_DAI_BCI;
  1420. break;
  1421. case SND_SOC_DAIFMT_IB_IF:
  1422. regval |= M98095_DAI_BCI|M98095_DAI_WCI;
  1423. break;
  1424. default:
  1425. return -EINVAL;
  1426. }
  1427. snd_soc_update_bits(codec, M98095_02A_DAI1_FORMAT,
  1428. M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
  1429. M98095_DAI_WCI, regval);
  1430. snd_soc_write(codec, M98095_02B_DAI1_CLOCK, M98095_DAI_BSEL64);
  1431. }
  1432. return 0;
  1433. }
  1434. static int max98095_dai2_set_fmt(struct snd_soc_dai *codec_dai,
  1435. unsigned int fmt)
  1436. {
  1437. struct snd_soc_codec *codec = codec_dai->codec;
  1438. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1439. struct max98095_cdata *cdata;
  1440. u8 regval = 0;
  1441. cdata = &max98095->dai[1];
  1442. if (fmt != cdata->fmt) {
  1443. cdata->fmt = fmt;
  1444. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1445. case SND_SOC_DAIFMT_CBS_CFS:
  1446. /* Slave mode PLL */
  1447. snd_soc_write(codec, M98095_032_DAI2_CLKCFG_HI,
  1448. 0x80);
  1449. snd_soc_write(codec, M98095_033_DAI2_CLKCFG_LO,
  1450. 0x00);
  1451. break;
  1452. case SND_SOC_DAIFMT_CBM_CFM:
  1453. /* Set to master mode */
  1454. regval |= M98095_DAI_MAS;
  1455. break;
  1456. case SND_SOC_DAIFMT_CBS_CFM:
  1457. case SND_SOC_DAIFMT_CBM_CFS:
  1458. default:
  1459. dev_err(codec->dev, "Clock mode unsupported");
  1460. return -EINVAL;
  1461. }
  1462. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1463. case SND_SOC_DAIFMT_I2S:
  1464. regval |= M98095_DAI_DLY;
  1465. break;
  1466. case SND_SOC_DAIFMT_LEFT_J:
  1467. break;
  1468. default:
  1469. return -EINVAL;
  1470. }
  1471. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1472. case SND_SOC_DAIFMT_NB_NF:
  1473. break;
  1474. case SND_SOC_DAIFMT_NB_IF:
  1475. regval |= M98095_DAI_WCI;
  1476. break;
  1477. case SND_SOC_DAIFMT_IB_NF:
  1478. regval |= M98095_DAI_BCI;
  1479. break;
  1480. case SND_SOC_DAIFMT_IB_IF:
  1481. regval |= M98095_DAI_BCI|M98095_DAI_WCI;
  1482. break;
  1483. default:
  1484. return -EINVAL;
  1485. }
  1486. snd_soc_update_bits(codec, M98095_034_DAI2_FORMAT,
  1487. M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
  1488. M98095_DAI_WCI, regval);
  1489. snd_soc_write(codec, M98095_035_DAI2_CLOCK,
  1490. M98095_DAI_BSEL64);
  1491. }
  1492. return 0;
  1493. }
  1494. static int max98095_dai3_set_fmt(struct snd_soc_dai *codec_dai,
  1495. unsigned int fmt)
  1496. {
  1497. struct snd_soc_codec *codec = codec_dai->codec;
  1498. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1499. struct max98095_cdata *cdata;
  1500. u8 regval = 0;
  1501. cdata = &max98095->dai[2];
  1502. if (fmt != cdata->fmt) {
  1503. cdata->fmt = fmt;
  1504. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1505. case SND_SOC_DAIFMT_CBS_CFS:
  1506. /* Slave mode PLL */
  1507. snd_soc_write(codec, M98095_03C_DAI3_CLKCFG_HI,
  1508. 0x80);
  1509. snd_soc_write(codec, M98095_03D_DAI3_CLKCFG_LO,
  1510. 0x00);
  1511. break;
  1512. case SND_SOC_DAIFMT_CBM_CFM:
  1513. /* Set to master mode */
  1514. regval |= M98095_DAI_MAS;
  1515. break;
  1516. case SND_SOC_DAIFMT_CBS_CFM:
  1517. case SND_SOC_DAIFMT_CBM_CFS:
  1518. default:
  1519. dev_err(codec->dev, "Clock mode unsupported");
  1520. return -EINVAL;
  1521. }
  1522. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1523. case SND_SOC_DAIFMT_I2S:
  1524. regval |= M98095_DAI_DLY;
  1525. break;
  1526. case SND_SOC_DAIFMT_LEFT_J:
  1527. break;
  1528. default:
  1529. return -EINVAL;
  1530. }
  1531. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1532. case SND_SOC_DAIFMT_NB_NF:
  1533. break;
  1534. case SND_SOC_DAIFMT_NB_IF:
  1535. regval |= M98095_DAI_WCI;
  1536. break;
  1537. case SND_SOC_DAIFMT_IB_NF:
  1538. regval |= M98095_DAI_BCI;
  1539. break;
  1540. case SND_SOC_DAIFMT_IB_IF:
  1541. regval |= M98095_DAI_BCI|M98095_DAI_WCI;
  1542. break;
  1543. default:
  1544. return -EINVAL;
  1545. }
  1546. snd_soc_update_bits(codec, M98095_03E_DAI3_FORMAT,
  1547. M98095_DAI_MAS | M98095_DAI_DLY | M98095_DAI_BCI |
  1548. M98095_DAI_WCI, regval);
  1549. snd_soc_write(codec, M98095_03F_DAI3_CLOCK,
  1550. M98095_DAI_BSEL64);
  1551. }
  1552. return 0;
  1553. }
  1554. static int max98095_set_bias_level(struct snd_soc_codec *codec,
  1555. enum snd_soc_bias_level level)
  1556. {
  1557. int ret;
  1558. switch (level) {
  1559. case SND_SOC_BIAS_ON:
  1560. break;
  1561. case SND_SOC_BIAS_PREPARE:
  1562. break;
  1563. case SND_SOC_BIAS_STANDBY:
  1564. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1565. ret = snd_soc_cache_sync(codec);
  1566. if (ret != 0) {
  1567. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  1568. return ret;
  1569. }
  1570. }
  1571. snd_soc_update_bits(codec, M98095_090_PWR_EN_IN,
  1572. M98095_MBEN, M98095_MBEN);
  1573. break;
  1574. case SND_SOC_BIAS_OFF:
  1575. snd_soc_update_bits(codec, M98095_090_PWR_EN_IN,
  1576. M98095_MBEN, 0);
  1577. codec->cache_sync = 1;
  1578. break;
  1579. }
  1580. codec->dapm.bias_level = level;
  1581. return 0;
  1582. }
  1583. #define MAX98095_RATES SNDRV_PCM_RATE_8000_96000
  1584. #define MAX98095_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
  1585. static struct snd_soc_dai_ops max98095_dai1_ops = {
  1586. .set_sysclk = max98095_dai_set_sysclk,
  1587. .set_fmt = max98095_dai1_set_fmt,
  1588. .hw_params = max98095_dai1_hw_params,
  1589. };
  1590. static struct snd_soc_dai_ops max98095_dai2_ops = {
  1591. .set_sysclk = max98095_dai_set_sysclk,
  1592. .set_fmt = max98095_dai2_set_fmt,
  1593. .hw_params = max98095_dai2_hw_params,
  1594. };
  1595. static struct snd_soc_dai_ops max98095_dai3_ops = {
  1596. .set_sysclk = max98095_dai_set_sysclk,
  1597. .set_fmt = max98095_dai3_set_fmt,
  1598. .hw_params = max98095_dai3_hw_params,
  1599. };
  1600. static struct snd_soc_dai_driver max98095_dai[] = {
  1601. {
  1602. .name = "HiFi",
  1603. .playback = {
  1604. .stream_name = "HiFi Playback",
  1605. .channels_min = 1,
  1606. .channels_max = 2,
  1607. .rates = MAX98095_RATES,
  1608. .formats = MAX98095_FORMATS,
  1609. },
  1610. .capture = {
  1611. .stream_name = "HiFi Capture",
  1612. .channels_min = 1,
  1613. .channels_max = 2,
  1614. .rates = MAX98095_RATES,
  1615. .formats = MAX98095_FORMATS,
  1616. },
  1617. .ops = &max98095_dai1_ops,
  1618. },
  1619. {
  1620. .name = "Aux",
  1621. .playback = {
  1622. .stream_name = "Aux Playback",
  1623. .channels_min = 1,
  1624. .channels_max = 1,
  1625. .rates = MAX98095_RATES,
  1626. .formats = MAX98095_FORMATS,
  1627. },
  1628. .ops = &max98095_dai2_ops,
  1629. },
  1630. {
  1631. .name = "Voice",
  1632. .playback = {
  1633. .stream_name = "Voice Playback",
  1634. .channels_min = 1,
  1635. .channels_max = 1,
  1636. .rates = MAX98095_RATES,
  1637. .formats = MAX98095_FORMATS,
  1638. },
  1639. .ops = &max98095_dai3_ops,
  1640. }
  1641. };
  1642. static int max98095_get_eq_channel(const char *name)
  1643. {
  1644. if (strcmp(name, "EQ1 Mode") == 0)
  1645. return 0;
  1646. if (strcmp(name, "EQ2 Mode") == 0)
  1647. return 1;
  1648. return -EINVAL;
  1649. }
  1650. static int max98095_put_eq_enum(struct snd_kcontrol *kcontrol,
  1651. struct snd_ctl_elem_value *ucontrol)
  1652. {
  1653. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1654. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1655. struct max98095_pdata *pdata = max98095->pdata;
  1656. int channel = max98095_get_eq_channel(kcontrol->id.name);
  1657. struct max98095_cdata *cdata;
  1658. int sel = ucontrol->value.integer.value[0];
  1659. struct max98095_eq_cfg *coef_set;
  1660. int fs, best, best_val, i;
  1661. int regmask, regsave;
  1662. BUG_ON(channel > 1);
  1663. cdata = &max98095->dai[channel];
  1664. if (sel >= pdata->eq_cfgcnt)
  1665. return -EINVAL;
  1666. cdata->eq_sel = sel;
  1667. if (!pdata || !max98095->eq_textcnt)
  1668. return 0;
  1669. fs = cdata->rate;
  1670. /* Find the selected configuration with nearest sample rate */
  1671. best = 0;
  1672. best_val = INT_MAX;
  1673. for (i = 0; i < pdata->eq_cfgcnt; i++) {
  1674. if (strcmp(pdata->eq_cfg[i].name, max98095->eq_texts[sel]) == 0 &&
  1675. abs(pdata->eq_cfg[i].rate - fs) < best_val) {
  1676. best = i;
  1677. best_val = abs(pdata->eq_cfg[i].rate - fs);
  1678. }
  1679. }
  1680. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1681. pdata->eq_cfg[best].name,
  1682. pdata->eq_cfg[best].rate, fs);
  1683. coef_set = &pdata->eq_cfg[best];
  1684. regmask = (channel == 0) ? M98095_EQ1EN : M98095_EQ2EN;
  1685. /* Disable filter while configuring, and save current on/off state */
  1686. regsave = snd_soc_read(codec, M98095_088_CFG_LEVEL);
  1687. snd_soc_update_bits(codec, M98095_088_CFG_LEVEL, regmask, 0);
  1688. mutex_lock(&codec->mutex);
  1689. snd_soc_update_bits(codec, M98095_00F_HOST_CFG, M98095_SEG, M98095_SEG);
  1690. m98095_eq_band(codec, channel, 0, coef_set->band1);
  1691. m98095_eq_band(codec, channel, 1, coef_set->band2);
  1692. m98095_eq_band(codec, channel, 2, coef_set->band3);
  1693. m98095_eq_band(codec, channel, 3, coef_set->band4);
  1694. m98095_eq_band(codec, channel, 4, coef_set->band5);
  1695. snd_soc_update_bits(codec, M98095_00F_HOST_CFG, M98095_SEG, 0);
  1696. mutex_unlock(&codec->mutex);
  1697. /* Restore the original on/off state */
  1698. snd_soc_update_bits(codec, M98095_088_CFG_LEVEL, regmask, regsave);
  1699. return 0;
  1700. }
  1701. static int max98095_get_eq_enum(struct snd_kcontrol *kcontrol,
  1702. struct snd_ctl_elem_value *ucontrol)
  1703. {
  1704. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1705. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1706. int channel = max98095_get_eq_channel(kcontrol->id.name);
  1707. struct max98095_cdata *cdata;
  1708. cdata = &max98095->dai[channel];
  1709. ucontrol->value.enumerated.item[0] = cdata->eq_sel;
  1710. return 0;
  1711. }
  1712. static void max98095_handle_eq_pdata(struct snd_soc_codec *codec)
  1713. {
  1714. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1715. struct max98095_pdata *pdata = max98095->pdata;
  1716. struct max98095_eq_cfg *cfg;
  1717. unsigned int cfgcnt;
  1718. int i, j;
  1719. const char **t;
  1720. int ret;
  1721. struct snd_kcontrol_new controls[] = {
  1722. SOC_ENUM_EXT("EQ1 Mode",
  1723. max98095->eq_enum,
  1724. max98095_get_eq_enum,
  1725. max98095_put_eq_enum),
  1726. SOC_ENUM_EXT("EQ2 Mode",
  1727. max98095->eq_enum,
  1728. max98095_get_eq_enum,
  1729. max98095_put_eq_enum),
  1730. };
  1731. cfg = pdata->eq_cfg;
  1732. cfgcnt = pdata->eq_cfgcnt;
  1733. /* Setup an array of texts for the equalizer enum.
  1734. * This is based on Mark Brown's equalizer driver code.
  1735. */
  1736. max98095->eq_textcnt = 0;
  1737. max98095->eq_texts = NULL;
  1738. for (i = 0; i < cfgcnt; i++) {
  1739. for (j = 0; j < max98095->eq_textcnt; j++) {
  1740. if (strcmp(cfg[i].name, max98095->eq_texts[j]) == 0)
  1741. break;
  1742. }
  1743. if (j != max98095->eq_textcnt)
  1744. continue;
  1745. /* Expand the array */
  1746. t = krealloc(max98095->eq_texts,
  1747. sizeof(char *) * (max98095->eq_textcnt + 1),
  1748. GFP_KERNEL);
  1749. if (t == NULL)
  1750. continue;
  1751. /* Store the new entry */
  1752. t[max98095->eq_textcnt] = cfg[i].name;
  1753. max98095->eq_textcnt++;
  1754. max98095->eq_texts = t;
  1755. }
  1756. /* Now point the soc_enum to .texts array items */
  1757. max98095->eq_enum.texts = max98095->eq_texts;
  1758. max98095->eq_enum.max = max98095->eq_textcnt;
  1759. ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
  1760. if (ret != 0)
  1761. dev_err(codec->dev, "Failed to add EQ control: %d\n", ret);
  1762. }
  1763. static int max98095_get_bq_channel(const char *name)
  1764. {
  1765. if (strcmp(name, "Biquad1 Mode") == 0)
  1766. return 0;
  1767. if (strcmp(name, "Biquad2 Mode") == 0)
  1768. return 1;
  1769. return -EINVAL;
  1770. }
  1771. static int max98095_put_bq_enum(struct snd_kcontrol *kcontrol,
  1772. struct snd_ctl_elem_value *ucontrol)
  1773. {
  1774. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1775. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1776. struct max98095_pdata *pdata = max98095->pdata;
  1777. int channel = max98095_get_bq_channel(kcontrol->id.name);
  1778. struct max98095_cdata *cdata;
  1779. int sel = ucontrol->value.integer.value[0];
  1780. struct max98095_biquad_cfg *coef_set;
  1781. int fs, best, best_val, i;
  1782. int regmask, regsave;
  1783. BUG_ON(channel > 1);
  1784. cdata = &max98095->dai[channel];
  1785. if (sel >= pdata->bq_cfgcnt)
  1786. return -EINVAL;
  1787. cdata->bq_sel = sel;
  1788. if (!pdata || !max98095->bq_textcnt)
  1789. return 0;
  1790. fs = cdata->rate;
  1791. /* Find the selected configuration with nearest sample rate */
  1792. best = 0;
  1793. best_val = INT_MAX;
  1794. for (i = 0; i < pdata->bq_cfgcnt; i++) {
  1795. if (strcmp(pdata->bq_cfg[i].name, max98095->bq_texts[sel]) == 0 &&
  1796. abs(pdata->bq_cfg[i].rate - fs) < best_val) {
  1797. best = i;
  1798. best_val = abs(pdata->bq_cfg[i].rate - fs);
  1799. }
  1800. }
  1801. dev_dbg(codec->dev, "Selected %s/%dHz for %dHz sample rate\n",
  1802. pdata->bq_cfg[best].name,
  1803. pdata->bq_cfg[best].rate, fs);
  1804. coef_set = &pdata->bq_cfg[best];
  1805. regmask = (channel == 0) ? M98095_BQ1EN : M98095_BQ2EN;
  1806. /* Disable filter while configuring, and save current on/off state */
  1807. regsave = snd_soc_read(codec, M98095_088_CFG_LEVEL);
  1808. snd_soc_update_bits(codec, M98095_088_CFG_LEVEL, regmask, 0);
  1809. mutex_lock(&codec->mutex);
  1810. snd_soc_update_bits(codec, M98095_00F_HOST_CFG, M98095_SEG, M98095_SEG);
  1811. m98095_biquad_band(codec, channel, 0, coef_set->band1);
  1812. m98095_biquad_band(codec, channel, 1, coef_set->band2);
  1813. snd_soc_update_bits(codec, M98095_00F_HOST_CFG, M98095_SEG, 0);
  1814. mutex_unlock(&codec->mutex);
  1815. /* Restore the original on/off state */
  1816. snd_soc_update_bits(codec, M98095_088_CFG_LEVEL, regmask, regsave);
  1817. return 0;
  1818. }
  1819. static int max98095_get_bq_enum(struct snd_kcontrol *kcontrol,
  1820. struct snd_ctl_elem_value *ucontrol)
  1821. {
  1822. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1823. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1824. int channel = max98095_get_bq_channel(kcontrol->id.name);
  1825. struct max98095_cdata *cdata;
  1826. cdata = &max98095->dai[channel];
  1827. ucontrol->value.enumerated.item[0] = cdata->bq_sel;
  1828. return 0;
  1829. }
  1830. static void max98095_handle_bq_pdata(struct snd_soc_codec *codec)
  1831. {
  1832. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1833. struct max98095_pdata *pdata = max98095->pdata;
  1834. struct max98095_biquad_cfg *cfg;
  1835. unsigned int cfgcnt;
  1836. int i, j;
  1837. const char **t;
  1838. int ret;
  1839. struct snd_kcontrol_new controls[] = {
  1840. SOC_ENUM_EXT("Biquad1 Mode",
  1841. max98095->bq_enum,
  1842. max98095_get_bq_enum,
  1843. max98095_put_bq_enum),
  1844. SOC_ENUM_EXT("Biquad2 Mode",
  1845. max98095->bq_enum,
  1846. max98095_get_bq_enum,
  1847. max98095_put_bq_enum),
  1848. };
  1849. cfg = pdata->bq_cfg;
  1850. cfgcnt = pdata->bq_cfgcnt;
  1851. /* Setup an array of texts for the biquad enum.
  1852. * This is based on Mark Brown's equalizer driver code.
  1853. */
  1854. max98095->bq_textcnt = 0;
  1855. max98095->bq_texts = NULL;
  1856. for (i = 0; i < cfgcnt; i++) {
  1857. for (j = 0; j < max98095->bq_textcnt; j++) {
  1858. if (strcmp(cfg[i].name, max98095->bq_texts[j]) == 0)
  1859. break;
  1860. }
  1861. if (j != max98095->bq_textcnt)
  1862. continue;
  1863. /* Expand the array */
  1864. t = krealloc(max98095->bq_texts,
  1865. sizeof(char *) * (max98095->bq_textcnt + 1),
  1866. GFP_KERNEL);
  1867. if (t == NULL)
  1868. continue;
  1869. /* Store the new entry */
  1870. t[max98095->bq_textcnt] = cfg[i].name;
  1871. max98095->bq_textcnt++;
  1872. max98095->bq_texts = t;
  1873. }
  1874. /* Now point the soc_enum to .texts array items */
  1875. max98095->bq_enum.texts = max98095->bq_texts;
  1876. max98095->bq_enum.max = max98095->bq_textcnt;
  1877. ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
  1878. if (ret != 0)
  1879. dev_err(codec->dev, "Failed to add Biquad control: %d\n", ret);
  1880. }
  1881. static void max98095_handle_pdata(struct snd_soc_codec *codec)
  1882. {
  1883. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1884. struct max98095_pdata *pdata = max98095->pdata;
  1885. u8 regval = 0;
  1886. if (!pdata) {
  1887. dev_dbg(codec->dev, "No platform data\n");
  1888. return;
  1889. }
  1890. /* Configure mic for analog/digital mic mode */
  1891. if (pdata->digmic_left_mode)
  1892. regval |= M98095_DIGMIC_L;
  1893. if (pdata->digmic_right_mode)
  1894. regval |= M98095_DIGMIC_R;
  1895. snd_soc_write(codec, M98095_087_CFG_MIC, regval);
  1896. /* Configure equalizers */
  1897. if (pdata->eq_cfgcnt)
  1898. max98095_handle_eq_pdata(codec);
  1899. /* Configure bi-quad filters */
  1900. if (pdata->bq_cfgcnt)
  1901. max98095_handle_bq_pdata(codec);
  1902. }
  1903. #ifdef CONFIG_PM
  1904. static int max98095_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1905. {
  1906. max98095_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1907. return 0;
  1908. }
  1909. static int max98095_resume(struct snd_soc_codec *codec)
  1910. {
  1911. max98095_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1912. return 0;
  1913. }
  1914. #else
  1915. #define max98095_suspend NULL
  1916. #define max98095_resume NULL
  1917. #endif
  1918. static int max98095_reset(struct snd_soc_codec *codec)
  1919. {
  1920. int i, ret;
  1921. /* Gracefully reset the DSP core and the codec hardware
  1922. * in a proper sequence */
  1923. ret = snd_soc_write(codec, M98095_00F_HOST_CFG, 0);
  1924. if (ret < 0) {
  1925. dev_err(codec->dev, "Failed to reset DSP: %d\n", ret);
  1926. return ret;
  1927. }
  1928. ret = snd_soc_write(codec, M98095_097_PWR_SYS, 0);
  1929. if (ret < 0) {
  1930. dev_err(codec->dev, "Failed to reset codec: %d\n", ret);
  1931. return ret;
  1932. }
  1933. /* Reset to hardware default for registers, as there is not
  1934. * a soft reset hardware control register */
  1935. for (i = M98095_010_HOST_INT_CFG; i < M98095_REG_MAX_CACHED; i++) {
  1936. ret = snd_soc_write(codec, i, max98095_reg_def[i]);
  1937. if (ret < 0) {
  1938. dev_err(codec->dev, "Failed to reset: %d\n", ret);
  1939. return ret;
  1940. }
  1941. }
  1942. return ret;
  1943. }
  1944. static int max98095_probe(struct snd_soc_codec *codec)
  1945. {
  1946. struct max98095_priv *max98095 = snd_soc_codec_get_drvdata(codec);
  1947. struct max98095_cdata *cdata;
  1948. int ret = 0;
  1949. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_I2C);
  1950. if (ret != 0) {
  1951. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1952. return ret;
  1953. }
  1954. /* reset the codec, the DSP core, and disable all interrupts */
  1955. max98095_reset(codec);
  1956. /* initialize private data */
  1957. max98095->sysclk = (unsigned)-1;
  1958. max98095->eq_textcnt = 0;
  1959. max98095->bq_textcnt = 0;
  1960. cdata = &max98095->dai[0];
  1961. cdata->rate = (unsigned)-1;
  1962. cdata->fmt = (unsigned)-1;
  1963. cdata->eq_sel = 0;
  1964. cdata->bq_sel = 0;
  1965. cdata = &max98095->dai[1];
  1966. cdata->rate = (unsigned)-1;
  1967. cdata->fmt = (unsigned)-1;
  1968. cdata->eq_sel = 0;
  1969. cdata->bq_sel = 0;
  1970. cdata = &max98095->dai[2];
  1971. cdata->rate = (unsigned)-1;
  1972. cdata->fmt = (unsigned)-1;
  1973. cdata->eq_sel = 0;
  1974. cdata->bq_sel = 0;
  1975. max98095->lin_state = 0;
  1976. max98095->mic1pre = 0;
  1977. max98095->mic2pre = 0;
  1978. ret = snd_soc_read(codec, M98095_0FF_REV_ID);
  1979. if (ret < 0) {
  1980. dev_err(codec->dev, "Failed to read device revision: %d\n",
  1981. ret);
  1982. goto err_access;
  1983. }
  1984. dev_info(codec->dev, "revision %c\n", ret + 'A');
  1985. snd_soc_write(codec, M98095_097_PWR_SYS, M98095_PWRSV);
  1986. /* initialize registers cache to hardware default */
  1987. max98095_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1988. snd_soc_write(codec, M98095_048_MIX_DAC_LR,
  1989. M98095_DAI1L_TO_DACL|M98095_DAI1R_TO_DACR);
  1990. snd_soc_write(codec, M98095_049_MIX_DAC_M,
  1991. M98095_DAI2M_TO_DACM|M98095_DAI3M_TO_DACM);
  1992. snd_soc_write(codec, M98095_092_PWR_EN_OUT, M98095_SPK_SPREADSPECTRUM);
  1993. snd_soc_write(codec, M98095_045_CFG_DSP, M98095_DSPNORMAL);
  1994. snd_soc_write(codec, M98095_04E_CFG_HP, M98095_HPNORMAL);
  1995. snd_soc_write(codec, M98095_02C_DAI1_IOCFG,
  1996. M98095_S1NORMAL|M98095_SDATA);
  1997. snd_soc_write(codec, M98095_036_DAI2_IOCFG,
  1998. M98095_S2NORMAL|M98095_SDATA);
  1999. snd_soc_write(codec, M98095_040_DAI3_IOCFG,
  2000. M98095_S3NORMAL|M98095_SDATA);
  2001. max98095_handle_pdata(codec);
  2002. /* take the codec out of the shut down */
  2003. snd_soc_update_bits(codec, M98095_097_PWR_SYS, M98095_SHDNRUN,
  2004. M98095_SHDNRUN);
  2005. max98095_add_widgets(codec);
  2006. err_access:
  2007. return ret;
  2008. }
  2009. static int max98095_remove(struct snd_soc_codec *codec)
  2010. {
  2011. max98095_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2012. return 0;
  2013. }
  2014. static struct snd_soc_codec_driver soc_codec_dev_max98095 = {
  2015. .probe = max98095_probe,
  2016. .remove = max98095_remove,
  2017. .suspend = max98095_suspend,
  2018. .resume = max98095_resume,
  2019. .set_bias_level = max98095_set_bias_level,
  2020. .reg_cache_size = ARRAY_SIZE(max98095_reg_def),
  2021. .reg_word_size = sizeof(u8),
  2022. .reg_cache_default = max98095_reg_def,
  2023. .readable_register = max98095_readable,
  2024. .volatile_register = max98095_volatile,
  2025. .dapm_widgets = max98095_dapm_widgets,
  2026. .num_dapm_widgets = ARRAY_SIZE(max98095_dapm_widgets),
  2027. .dapm_routes = max98095_audio_map,
  2028. .num_dapm_routes = ARRAY_SIZE(max98095_audio_map),
  2029. };
  2030. static int max98095_i2c_probe(struct i2c_client *i2c,
  2031. const struct i2c_device_id *id)
  2032. {
  2033. struct max98095_priv *max98095;
  2034. int ret;
  2035. max98095 = kzalloc(sizeof(struct max98095_priv), GFP_KERNEL);
  2036. if (max98095 == NULL)
  2037. return -ENOMEM;
  2038. max98095->devtype = id->driver_data;
  2039. i2c_set_clientdata(i2c, max98095);
  2040. max98095->control_data = i2c;
  2041. max98095->pdata = i2c->dev.platform_data;
  2042. ret = snd_soc_register_codec(&i2c->dev,
  2043. &soc_codec_dev_max98095, &max98095_dai[0], 3);
  2044. if (ret < 0)
  2045. kfree(max98095);
  2046. return ret;
  2047. }
  2048. static int __devexit max98095_i2c_remove(struct i2c_client *client)
  2049. {
  2050. snd_soc_unregister_codec(&client->dev);
  2051. kfree(i2c_get_clientdata(client));
  2052. return 0;
  2053. }
  2054. static const struct i2c_device_id max98095_i2c_id[] = {
  2055. { "max98095", MAX98095 },
  2056. { }
  2057. };
  2058. MODULE_DEVICE_TABLE(i2c, max98095_i2c_id);
  2059. static struct i2c_driver max98095_i2c_driver = {
  2060. .driver = {
  2061. .name = "max98095",
  2062. .owner = THIS_MODULE,
  2063. },
  2064. .probe = max98095_i2c_probe,
  2065. .remove = __devexit_p(max98095_i2c_remove),
  2066. .id_table = max98095_i2c_id,
  2067. };
  2068. static int __init max98095_init(void)
  2069. {
  2070. int ret;
  2071. ret = i2c_add_driver(&max98095_i2c_driver);
  2072. if (ret)
  2073. pr_err("Failed to register max98095 I2C driver: %d\n", ret);
  2074. return ret;
  2075. }
  2076. module_init(max98095_init);
  2077. static void __exit max98095_exit(void)
  2078. {
  2079. i2c_del_driver(&max98095_i2c_driver);
  2080. }
  2081. module_exit(max98095_exit);
  2082. MODULE_DESCRIPTION("ALSA SoC MAX98095 driver");
  2083. MODULE_AUTHOR("Peter Hsiang");
  2084. MODULE_LICENSE("GPL");