serial.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684
  1. /*
  2. * arch/arm/mach-omap2/serial.c
  3. *
  4. * OMAP2 serial support.
  5. *
  6. * Copyright (C) 2005-2008 Nokia Corporation
  7. * Author: Paul Mundt <paul.mundt@nokia.com>
  8. *
  9. * Major rework for PM support by Kevin Hilman
  10. *
  11. * Based off of arch/arm/mach-omap/omap1/serial.c
  12. *
  13. * Copyright (C) 2009 Texas Instruments
  14. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com
  15. *
  16. * This file is subject to the terms and conditions of the GNU General Public
  17. * License. See the file "COPYING" in the main directory of this archive
  18. * for more details.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/clk.h>
  23. #include <linux/io.h>
  24. #include <linux/delay.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/console.h>
  29. #include <plat/omap-serial.h>
  30. #include "common.h"
  31. #include <plat/board.h>
  32. #include <plat/dma.h>
  33. #include <plat/omap_hwmod.h>
  34. #include <plat/omap_device.h>
  35. #include "prm2xxx_3xxx.h"
  36. #include "pm.h"
  37. #include "cm2xxx_3xxx.h"
  38. #include "prm-regbits-34xx.h"
  39. #include "control.h"
  40. #include "mux.h"
  41. #define UART_OMAP_WER 0x17 /* Wake-up enable register */
  42. #define UART_ERRATA_i202_MDR1_ACCESS (0x1 << 1)
  43. /*
  44. * NOTE: By default the serial timeout is disabled as it causes lost characters
  45. * over the serial ports. This means that the UART clocks will stay on until
  46. * disabled via sysfs. This also causes that any deeper omap sleep states are
  47. * blocked.
  48. */
  49. #define DEFAULT_TIMEOUT 0
  50. #define MAX_UART_HWMOD_NAME_LEN 16
  51. struct omap_uart_state {
  52. int num;
  53. int can_sleep;
  54. void __iomem *wk_st;
  55. void __iomem *wk_en;
  56. u32 wk_mask;
  57. u32 dma_enabled;
  58. int clocked;
  59. int regshift;
  60. void __iomem *membase;
  61. resource_size_t mapbase;
  62. struct list_head node;
  63. struct omap_hwmod *oh;
  64. struct platform_device *pdev;
  65. u32 errata;
  66. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  67. int context_valid;
  68. /* Registers to be saved/restored for OFF-mode */
  69. u16 dll;
  70. u16 dlh;
  71. u16 ier;
  72. u16 sysc;
  73. u16 scr;
  74. u16 wer;
  75. u16 mcr;
  76. #endif
  77. };
  78. static LIST_HEAD(uart_list);
  79. static u8 num_uarts;
  80. static inline unsigned int __serial_read_reg(struct uart_port *up,
  81. int offset)
  82. {
  83. offset <<= up->regshift;
  84. return (unsigned int)__raw_readb(up->membase + offset);
  85. }
  86. static inline unsigned int serial_read_reg(struct omap_uart_state *uart,
  87. int offset)
  88. {
  89. offset <<= uart->regshift;
  90. return (unsigned int)__raw_readb(uart->membase + offset);
  91. }
  92. static inline void __serial_write_reg(struct uart_port *up, int offset,
  93. int value)
  94. {
  95. offset <<= up->regshift;
  96. __raw_writeb(value, up->membase + offset);
  97. }
  98. static inline void serial_write_reg(struct omap_uart_state *uart, int offset,
  99. int value)
  100. {
  101. offset <<= uart->regshift;
  102. __raw_writeb(value, uart->membase + offset);
  103. }
  104. /*
  105. * Internal UARTs need to be initialized for the 8250 autoconfig to work
  106. * properly. Note that the TX watermark initialization may not be needed
  107. * once the 8250.c watermark handling code is merged.
  108. */
  109. static inline void __init omap_uart_reset(struct omap_uart_state *uart)
  110. {
  111. serial_write_reg(uart, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  112. serial_write_reg(uart, UART_OMAP_SCR, 0x08);
  113. serial_write_reg(uart, UART_OMAP_MDR1, UART_OMAP_MDR1_16X_MODE);
  114. }
  115. #if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP3)
  116. /*
  117. * Work Around for Errata i202 (3430 - 1.12, 3630 - 1.6)
  118. * The access to uart register after MDR1 Access
  119. * causes UART to corrupt data.
  120. *
  121. * Need a delay =
  122. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  123. * give 10 times as much
  124. */
  125. static void omap_uart_mdr1_errataset(struct omap_uart_state *uart, u8 mdr1_val,
  126. u8 fcr_val)
  127. {
  128. u8 timeout = 255;
  129. serial_write_reg(uart, UART_OMAP_MDR1, mdr1_val);
  130. udelay(2);
  131. serial_write_reg(uart, UART_FCR, fcr_val | UART_FCR_CLEAR_XMIT |
  132. UART_FCR_CLEAR_RCVR);
  133. /*
  134. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  135. * TX_FIFO_E bit is 1.
  136. */
  137. while (UART_LSR_THRE != (serial_read_reg(uart, UART_LSR) &
  138. (UART_LSR_THRE | UART_LSR_DR))) {
  139. timeout--;
  140. if (!timeout) {
  141. /* Should *never* happen. we warn and carry on */
  142. dev_crit(&uart->pdev->dev, "Errata i202: timedout %x\n",
  143. serial_read_reg(uart, UART_LSR));
  144. break;
  145. }
  146. udelay(1);
  147. }
  148. }
  149. static void omap_uart_save_context(struct omap_uart_state *uart)
  150. {
  151. u16 lcr = 0;
  152. if (!enable_off_mode)
  153. return;
  154. lcr = serial_read_reg(uart, UART_LCR);
  155. serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_B);
  156. uart->dll = serial_read_reg(uart, UART_DLL);
  157. uart->dlh = serial_read_reg(uart, UART_DLM);
  158. serial_write_reg(uart, UART_LCR, lcr);
  159. uart->ier = serial_read_reg(uart, UART_IER);
  160. uart->sysc = serial_read_reg(uart, UART_OMAP_SYSC);
  161. uart->scr = serial_read_reg(uart, UART_OMAP_SCR);
  162. uart->wer = serial_read_reg(uart, UART_OMAP_WER);
  163. serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_A);
  164. uart->mcr = serial_read_reg(uart, UART_MCR);
  165. serial_write_reg(uart, UART_LCR, lcr);
  166. uart->context_valid = 1;
  167. }
  168. static void omap_uart_restore_context(struct omap_uart_state *uart)
  169. {
  170. u16 efr = 0;
  171. if (!enable_off_mode)
  172. return;
  173. if (!uart->context_valid)
  174. return;
  175. uart->context_valid = 0;
  176. if (uart->errata & UART_ERRATA_i202_MDR1_ACCESS)
  177. omap_uart_mdr1_errataset(uart, UART_OMAP_MDR1_DISABLE, 0xA0);
  178. else
  179. serial_write_reg(uart, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  180. serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_B);
  181. efr = serial_read_reg(uart, UART_EFR);
  182. serial_write_reg(uart, UART_EFR, UART_EFR_ECB);
  183. serial_write_reg(uart, UART_LCR, 0x0); /* Operational mode */
  184. serial_write_reg(uart, UART_IER, 0x0);
  185. serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_B);
  186. serial_write_reg(uart, UART_DLL, uart->dll);
  187. serial_write_reg(uart, UART_DLM, uart->dlh);
  188. serial_write_reg(uart, UART_LCR, 0x0); /* Operational mode */
  189. serial_write_reg(uart, UART_IER, uart->ier);
  190. serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_A);
  191. serial_write_reg(uart, UART_MCR, uart->mcr);
  192. serial_write_reg(uart, UART_LCR, UART_LCR_CONF_MODE_B);
  193. serial_write_reg(uart, UART_EFR, efr);
  194. serial_write_reg(uart, UART_LCR, UART_LCR_WLEN8);
  195. serial_write_reg(uart, UART_OMAP_SCR, uart->scr);
  196. serial_write_reg(uart, UART_OMAP_WER, uart->wer);
  197. serial_write_reg(uart, UART_OMAP_SYSC, uart->sysc);
  198. if (uart->errata & UART_ERRATA_i202_MDR1_ACCESS)
  199. omap_uart_mdr1_errataset(uart, UART_OMAP_MDR1_16X_MODE, 0xA1);
  200. else
  201. /* UART 16x mode */
  202. serial_write_reg(uart, UART_OMAP_MDR1,
  203. UART_OMAP_MDR1_16X_MODE);
  204. }
  205. #else
  206. static inline void omap_uart_save_context(struct omap_uart_state *uart) {}
  207. static inline void omap_uart_restore_context(struct omap_uart_state *uart) {}
  208. #endif /* CONFIG_PM && CONFIG_ARCH_OMAP3 */
  209. static inline void omap_uart_enable_clocks(struct omap_uart_state *uart)
  210. {
  211. if (uart->clocked)
  212. return;
  213. omap_device_enable(uart->pdev);
  214. uart->clocked = 1;
  215. omap_uart_restore_context(uart);
  216. }
  217. #ifdef CONFIG_PM
  218. static inline void omap_uart_disable_clocks(struct omap_uart_state *uart)
  219. {
  220. if (!uart->clocked)
  221. return;
  222. omap_uart_save_context(uart);
  223. uart->clocked = 0;
  224. omap_device_idle(uart->pdev);
  225. }
  226. static void omap_uart_enable_wakeup(struct omap_uart_state *uart)
  227. {
  228. /* Set wake-enable bit */
  229. if (uart->wk_en && uart->wk_mask) {
  230. u32 v = __raw_readl(uart->wk_en);
  231. v |= uart->wk_mask;
  232. __raw_writel(v, uart->wk_en);
  233. }
  234. }
  235. static void omap_uart_disable_wakeup(struct omap_uart_state *uart)
  236. {
  237. /* Clear wake-enable bit */
  238. if (uart->wk_en && uart->wk_mask) {
  239. u32 v = __raw_readl(uart->wk_en);
  240. v &= ~uart->wk_mask;
  241. __raw_writel(v, uart->wk_en);
  242. }
  243. }
  244. static void omap_uart_smart_idle_enable(struct omap_uart_state *uart,
  245. int enable)
  246. {
  247. u8 idlemode;
  248. if (enable) {
  249. /**
  250. * Errata 2.15: [UART]:Cannot Acknowledge Idle Requests
  251. * in Smartidle Mode When Configured for DMA Operations.
  252. */
  253. if (uart->dma_enabled)
  254. idlemode = HWMOD_IDLEMODE_FORCE;
  255. else
  256. idlemode = HWMOD_IDLEMODE_SMART;
  257. } else {
  258. idlemode = HWMOD_IDLEMODE_NO;
  259. }
  260. omap_hwmod_set_slave_idlemode(uart->oh, idlemode);
  261. }
  262. static void omap_uart_block_sleep(struct omap_uart_state *uart)
  263. {
  264. omap_uart_enable_clocks(uart);
  265. omap_uart_smart_idle_enable(uart, 0);
  266. uart->can_sleep = 0;
  267. }
  268. int omap_uart_can_sleep(void)
  269. {
  270. struct omap_uart_state *uart;
  271. int can_sleep = 1;
  272. list_for_each_entry(uart, &uart_list, node) {
  273. if (!uart->clocked)
  274. continue;
  275. if (!uart->can_sleep) {
  276. can_sleep = 0;
  277. continue;
  278. }
  279. /* This UART can now safely sleep. */
  280. omap_uart_allow_sleep(uart);
  281. }
  282. return can_sleep;
  283. }
  284. static void omap_uart_idle_init(struct omap_uart_state *uart)
  285. {
  286. int ret;
  287. uart->can_sleep = 0;
  288. omap_uart_smart_idle_enable(uart, 0);
  289. if (cpu_is_omap34xx() && !(cpu_is_ti81xx() || cpu_is_am33xx())) {
  290. u32 mod = (uart->num > 1) ? OMAP3430_PER_MOD : CORE_MOD;
  291. u32 wk_mask = 0;
  292. /* XXX These PRM accesses do not belong here */
  293. uart->wk_en = OMAP34XX_PRM_REGADDR(mod, PM_WKEN1);
  294. uart->wk_st = OMAP34XX_PRM_REGADDR(mod, PM_WKST1);
  295. switch (uart->num) {
  296. case 0:
  297. wk_mask = OMAP3430_ST_UART1_MASK;
  298. break;
  299. case 1:
  300. wk_mask = OMAP3430_ST_UART2_MASK;
  301. break;
  302. case 2:
  303. wk_mask = OMAP3430_ST_UART3_MASK;
  304. break;
  305. case 3:
  306. wk_mask = OMAP3630_ST_UART4_MASK;
  307. break;
  308. }
  309. uart->wk_mask = wk_mask;
  310. } else if (cpu_is_omap24xx()) {
  311. u32 wk_mask = 0;
  312. u32 wk_en = PM_WKEN1, wk_st = PM_WKST1;
  313. switch (uart->num) {
  314. case 0:
  315. wk_mask = OMAP24XX_ST_UART1_MASK;
  316. break;
  317. case 1:
  318. wk_mask = OMAP24XX_ST_UART2_MASK;
  319. break;
  320. case 2:
  321. wk_en = OMAP24XX_PM_WKEN2;
  322. wk_st = OMAP24XX_PM_WKST2;
  323. wk_mask = OMAP24XX_ST_UART3_MASK;
  324. break;
  325. }
  326. uart->wk_mask = wk_mask;
  327. if (cpu_is_omap2430()) {
  328. uart->wk_en = OMAP2430_PRM_REGADDR(CORE_MOD, wk_en);
  329. uart->wk_st = OMAP2430_PRM_REGADDR(CORE_MOD, wk_st);
  330. } else if (cpu_is_omap2420()) {
  331. uart->wk_en = OMAP2420_PRM_REGADDR(CORE_MOD, wk_en);
  332. uart->wk_st = OMAP2420_PRM_REGADDR(CORE_MOD, wk_st);
  333. }
  334. } else {
  335. uart->wk_en = NULL;
  336. uart->wk_st = NULL;
  337. uart->wk_mask = 0;
  338. }
  339. }
  340. #else
  341. static void omap_uart_block_sleep(struct omap_uart_state *uart)
  342. {
  343. /* Needed to enable UART clocks when built without CONFIG_PM */
  344. omap_uart_enable_clocks(uart);
  345. }
  346. #endif /* CONFIG_PM */
  347. #ifdef CONFIG_OMAP_MUX
  348. static struct omap_device_pad default_uart1_pads[] __initdata = {
  349. {
  350. .name = "uart1_cts.uart1_cts",
  351. .enable = OMAP_PIN_INPUT_PULLUP | OMAP_MUX_MODE0,
  352. },
  353. {
  354. .name = "uart1_rts.uart1_rts",
  355. .enable = OMAP_PIN_OUTPUT | OMAP_MUX_MODE0,
  356. },
  357. {
  358. .name = "uart1_tx.uart1_tx",
  359. .enable = OMAP_PIN_OUTPUT | OMAP_MUX_MODE0,
  360. },
  361. {
  362. .name = "uart1_rx.uart1_rx",
  363. .flags = OMAP_DEVICE_PAD_REMUX | OMAP_DEVICE_PAD_WAKEUP,
  364. .enable = OMAP_PIN_INPUT_PULLUP | OMAP_MUX_MODE0,
  365. .idle = OMAP_PIN_INPUT_PULLUP | OMAP_MUX_MODE0,
  366. },
  367. };
  368. static struct omap_device_pad default_uart2_pads[] __initdata = {
  369. {
  370. .name = "uart2_cts.uart2_cts",
  371. .enable = OMAP_PIN_INPUT_PULLUP | OMAP_MUX_MODE0,
  372. },
  373. {
  374. .name = "uart2_rts.uart2_rts",
  375. .enable = OMAP_PIN_OUTPUT | OMAP_MUX_MODE0,
  376. },
  377. {
  378. .name = "uart2_tx.uart2_tx",
  379. .enable = OMAP_PIN_OUTPUT | OMAP_MUX_MODE0,
  380. },
  381. {
  382. .name = "uart2_rx.uart2_rx",
  383. .flags = OMAP_DEVICE_PAD_REMUX | OMAP_DEVICE_PAD_WAKEUP,
  384. .enable = OMAP_PIN_INPUT_PULLUP | OMAP_MUX_MODE0,
  385. .idle = OMAP_PIN_INPUT_PULLUP | OMAP_MUX_MODE0,
  386. },
  387. };
  388. static struct omap_device_pad default_uart3_pads[] __initdata = {
  389. {
  390. .name = "uart3_cts_rctx.uart3_cts_rctx",
  391. .enable = OMAP_PIN_INPUT_PULLUP | OMAP_MUX_MODE0,
  392. },
  393. {
  394. .name = "uart3_rts_sd.uart3_rts_sd",
  395. .enable = OMAP_PIN_OUTPUT | OMAP_MUX_MODE0,
  396. },
  397. {
  398. .name = "uart3_tx_irtx.uart3_tx_irtx",
  399. .enable = OMAP_PIN_OUTPUT | OMAP_MUX_MODE0,
  400. },
  401. {
  402. .name = "uart3_rx_irrx.uart3_rx_irrx",
  403. .flags = OMAP_DEVICE_PAD_REMUX | OMAP_DEVICE_PAD_WAKEUP,
  404. .enable = OMAP_PIN_INPUT | OMAP_MUX_MODE0,
  405. .idle = OMAP_PIN_INPUT | OMAP_MUX_MODE0,
  406. },
  407. };
  408. static struct omap_device_pad default_omap36xx_uart4_pads[] __initdata = {
  409. {
  410. .name = "gpmc_wait2.uart4_tx",
  411. .enable = OMAP_PIN_OUTPUT | OMAP_MUX_MODE0,
  412. },
  413. {
  414. .name = "gpmc_wait3.uart4_rx",
  415. .flags = OMAP_DEVICE_PAD_REMUX | OMAP_DEVICE_PAD_WAKEUP,
  416. .enable = OMAP_PIN_INPUT | OMAP_MUX_MODE2,
  417. .idle = OMAP_PIN_INPUT | OMAP_MUX_MODE2,
  418. },
  419. };
  420. static struct omap_device_pad default_omap4_uart4_pads[] __initdata = {
  421. {
  422. .name = "uart4_tx.uart4_tx",
  423. .enable = OMAP_PIN_OUTPUT | OMAP_MUX_MODE0,
  424. },
  425. {
  426. .name = "uart4_rx.uart4_rx",
  427. .flags = OMAP_DEVICE_PAD_REMUX | OMAP_DEVICE_PAD_WAKEUP,
  428. .enable = OMAP_PIN_INPUT | OMAP_MUX_MODE0,
  429. .idle = OMAP_PIN_INPUT | OMAP_MUX_MODE0,
  430. },
  431. };
  432. static void omap_serial_fill_default_pads(struct omap_board_data *bdata)
  433. {
  434. switch (bdata->id) {
  435. case 0:
  436. bdata->pads = default_uart1_pads;
  437. bdata->pads_cnt = ARRAY_SIZE(default_uart1_pads);
  438. break;
  439. case 1:
  440. bdata->pads = default_uart2_pads;
  441. bdata->pads_cnt = ARRAY_SIZE(default_uart2_pads);
  442. break;
  443. case 2:
  444. bdata->pads = default_uart3_pads;
  445. bdata->pads_cnt = ARRAY_SIZE(default_uart3_pads);
  446. break;
  447. case 3:
  448. if (cpu_is_omap44xx()) {
  449. bdata->pads = default_omap4_uart4_pads;
  450. bdata->pads_cnt =
  451. ARRAY_SIZE(default_omap4_uart4_pads);
  452. } else if (cpu_is_omap3630()) {
  453. bdata->pads = default_omap36xx_uart4_pads;
  454. bdata->pads_cnt =
  455. ARRAY_SIZE(default_omap36xx_uart4_pads);
  456. }
  457. break;
  458. default:
  459. break;
  460. }
  461. }
  462. #else
  463. static void omap_serial_fill_default_pads(struct omap_board_data *bdata) {}
  464. #endif
  465. static int __init omap_serial_early_init(void)
  466. {
  467. int i = 0;
  468. do {
  469. char oh_name[MAX_UART_HWMOD_NAME_LEN];
  470. struct omap_hwmod *oh;
  471. struct omap_uart_state *uart;
  472. snprintf(oh_name, MAX_UART_HWMOD_NAME_LEN,
  473. "uart%d", i + 1);
  474. oh = omap_hwmod_lookup(oh_name);
  475. if (!oh)
  476. break;
  477. uart = kzalloc(sizeof(struct omap_uart_state), GFP_KERNEL);
  478. if (WARN_ON(!uart))
  479. return -ENODEV;
  480. uart->oh = oh;
  481. uart->num = i++;
  482. list_add_tail(&uart->node, &uart_list);
  483. num_uarts++;
  484. /*
  485. * NOTE: omap_hwmod_setup*() has not yet been called,
  486. * so no hwmod functions will work yet.
  487. */
  488. /*
  489. * During UART early init, device need to be probed
  490. * to determine SoC specific init before omap_device
  491. * is ready. Therefore, don't allow idle here
  492. */
  493. uart->oh->flags |= HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET;
  494. } while (1);
  495. return 0;
  496. }
  497. core_initcall(omap_serial_early_init);
  498. /**
  499. * omap_serial_init_port() - initialize single serial port
  500. * @bdata: port specific board data pointer
  501. *
  502. * This function initialies serial driver for given port only.
  503. * Platforms can call this function instead of omap_serial_init()
  504. * if they don't plan to use all available UARTs as serial ports.
  505. *
  506. * Don't mix calls to omap_serial_init_port() and omap_serial_init(),
  507. * use only one of the two.
  508. */
  509. void __init omap_serial_init_port(struct omap_board_data *bdata)
  510. {
  511. struct omap_uart_state *uart;
  512. struct omap_hwmod *oh;
  513. struct platform_device *pdev;
  514. void *pdata = NULL;
  515. u32 pdata_size = 0;
  516. char *name;
  517. struct omap_uart_port_info omap_up;
  518. if (WARN_ON(!bdata))
  519. return;
  520. if (WARN_ON(bdata->id < 0))
  521. return;
  522. if (WARN_ON(bdata->id >= num_uarts))
  523. return;
  524. list_for_each_entry(uart, &uart_list, node)
  525. if (bdata->id == uart->num)
  526. break;
  527. oh = uart->oh;
  528. uart->dma_enabled = 0;
  529. name = DRIVER_NAME;
  530. omap_up.dma_enabled = uart->dma_enabled;
  531. omap_up.uartclk = OMAP24XX_BASE_BAUD * 16;
  532. omap_up.mapbase = oh->slaves[0]->addr->pa_start;
  533. omap_up.membase = omap_hwmod_get_mpu_rt_va(oh);
  534. omap_up.flags = UPF_BOOT_AUTOCONF;
  535. pdata = &omap_up;
  536. pdata_size = sizeof(struct omap_uart_port_info);
  537. if (WARN_ON(!oh))
  538. return;
  539. pdev = omap_device_build(name, uart->num, oh, pdata, pdata_size,
  540. NULL, 0, false);
  541. WARN(IS_ERR(pdev), "Could not build omap_device for %s: %s.\n",
  542. name, oh->name);
  543. omap_device_disable_idle_on_suspend(pdev);
  544. oh->mux = omap_hwmod_mux_init(bdata->pads, bdata->pads_cnt);
  545. uart->regshift = 2;
  546. uart->mapbase = oh->slaves[0]->addr->pa_start;
  547. uart->membase = omap_hwmod_get_mpu_rt_va(oh);
  548. uart->pdev = pdev;
  549. oh->dev_attr = uart;
  550. console_lock(); /* in case the earlycon is on the UART */
  551. /*
  552. * Because of early UART probing, UART did not get idled
  553. * on init. Now that omap_device is ready, ensure full idle
  554. * before doing omap_device_enable().
  555. */
  556. omap_hwmod_idle(uart->oh);
  557. omap_device_enable(uart->pdev);
  558. omap_uart_idle_init(uart);
  559. omap_uart_reset(uart);
  560. omap_hwmod_enable_wakeup(uart->oh);
  561. omap_device_idle(uart->pdev);
  562. omap_uart_block_sleep(uart);
  563. console_unlock();
  564. if (((cpu_is_omap34xx() || cpu_is_omap44xx()) && bdata->pads) ||
  565. (pdata->wk_en && pdata->wk_mask))
  566. device_init_wakeup(&pdev->dev, true);
  567. /* Enable the MDR1 errata for OMAP3 */
  568. if (cpu_is_omap34xx() && !(cpu_is_ti81xx() || cpu_is_am33xx()))
  569. uart->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  570. }
  571. /**
  572. * omap_serial_init() - initialize all supported serial ports
  573. *
  574. * Initializes all available UARTs as serial ports. Platforms
  575. * can call this function when they want to have default behaviour
  576. * for serial ports (e.g initialize them all as serial ports).
  577. */
  578. void __init omap_serial_init(void)
  579. {
  580. struct omap_uart_state *uart;
  581. struct omap_board_data bdata;
  582. list_for_each_entry(uart, &uart_list, node) {
  583. bdata.id = uart->num;
  584. bdata.flags = 0;
  585. bdata.pads = NULL;
  586. bdata.pads_cnt = 0;
  587. if (cpu_is_omap44xx() || cpu_is_omap34xx())
  588. omap_serial_fill_default_pads(&bdata);
  589. omap_serial_init_port(&bdata);
  590. }
  591. }