hda_intel.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
  4. *
  5. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  6. *
  7. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  8. * PeiSen Hou <pshou@realtek.com.tw>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the Free
  12. * Software Foundation; either version 2 of the License, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; if not, write to the Free Software Foundation, Inc., 59
  22. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. * CONTACTS:
  25. *
  26. * Matt Jared matt.jared@intel.com
  27. * Andy Kopp andy.kopp@intel.com
  28. * Dan Kogan dan.d.kogan@intel.com
  29. *
  30. * CHANGES:
  31. *
  32. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  33. *
  34. */
  35. #include <sound/driver.h>
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/init.h>
  43. #include <linux/slab.h>
  44. #include <linux/pci.h>
  45. #include <linux/mutex.h>
  46. #include <sound/core.h>
  47. #include <sound/initval.h>
  48. #include "hda_codec.h"
  49. static int index = SNDRV_DEFAULT_IDX1;
  50. static char *id = SNDRV_DEFAULT_STR1;
  51. static char *model;
  52. static int position_fix;
  53. static int probe_mask = -1;
  54. static int single_cmd;
  55. static int enable_msi;
  56. module_param(index, int, 0444);
  57. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  58. module_param(id, charp, 0444);
  59. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  60. module_param(model, charp, 0444);
  61. MODULE_PARM_DESC(model, "Use the given board model.");
  62. module_param(position_fix, int, 0444);
  63. MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  64. module_param(probe_mask, int, 0444);
  65. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  66. module_param(single_cmd, bool, 0444);
  67. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs (for debugging only).");
  68. module_param(enable_msi, int, 0);
  69. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  70. /* just for backward compatibility */
  71. static int enable;
  72. module_param(enable, bool, 0444);
  73. MODULE_LICENSE("GPL");
  74. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  75. "{Intel, ICH6M},"
  76. "{Intel, ICH7},"
  77. "{Intel, ESB2},"
  78. "{Intel, ICH8},"
  79. "{Intel, ICH9},"
  80. "{ATI, SB450},"
  81. "{ATI, SB600},"
  82. "{ATI, RS600},"
  83. "{ATI, RS690},"
  84. "{ATI, RS780},"
  85. "{ATI, R600},"
  86. "{VIA, VT8251},"
  87. "{VIA, VT8237A},"
  88. "{SiS, SIS966},"
  89. "{ULI, M5461}}");
  90. MODULE_DESCRIPTION("Intel HDA driver");
  91. #define SFX "hda-intel: "
  92. /*
  93. * registers
  94. */
  95. #define ICH6_REG_GCAP 0x00
  96. #define ICH6_REG_VMIN 0x02
  97. #define ICH6_REG_VMAJ 0x03
  98. #define ICH6_REG_OUTPAY 0x04
  99. #define ICH6_REG_INPAY 0x06
  100. #define ICH6_REG_GCTL 0x08
  101. #define ICH6_REG_WAKEEN 0x0c
  102. #define ICH6_REG_STATESTS 0x0e
  103. #define ICH6_REG_GSTS 0x10
  104. #define ICH6_REG_INTCTL 0x20
  105. #define ICH6_REG_INTSTS 0x24
  106. #define ICH6_REG_WALCLK 0x30
  107. #define ICH6_REG_SYNC 0x34
  108. #define ICH6_REG_CORBLBASE 0x40
  109. #define ICH6_REG_CORBUBASE 0x44
  110. #define ICH6_REG_CORBWP 0x48
  111. #define ICH6_REG_CORBRP 0x4A
  112. #define ICH6_REG_CORBCTL 0x4c
  113. #define ICH6_REG_CORBSTS 0x4d
  114. #define ICH6_REG_CORBSIZE 0x4e
  115. #define ICH6_REG_RIRBLBASE 0x50
  116. #define ICH6_REG_RIRBUBASE 0x54
  117. #define ICH6_REG_RIRBWP 0x58
  118. #define ICH6_REG_RINTCNT 0x5a
  119. #define ICH6_REG_RIRBCTL 0x5c
  120. #define ICH6_REG_RIRBSTS 0x5d
  121. #define ICH6_REG_RIRBSIZE 0x5e
  122. #define ICH6_REG_IC 0x60
  123. #define ICH6_REG_IR 0x64
  124. #define ICH6_REG_IRS 0x68
  125. #define ICH6_IRS_VALID (1<<1)
  126. #define ICH6_IRS_BUSY (1<<0)
  127. #define ICH6_REG_DPLBASE 0x70
  128. #define ICH6_REG_DPUBASE 0x74
  129. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  130. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  131. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  132. /* stream register offsets from stream base */
  133. #define ICH6_REG_SD_CTL 0x00
  134. #define ICH6_REG_SD_STS 0x03
  135. #define ICH6_REG_SD_LPIB 0x04
  136. #define ICH6_REG_SD_CBL 0x08
  137. #define ICH6_REG_SD_LVI 0x0c
  138. #define ICH6_REG_SD_FIFOW 0x0e
  139. #define ICH6_REG_SD_FIFOSIZE 0x10
  140. #define ICH6_REG_SD_FORMAT 0x12
  141. #define ICH6_REG_SD_BDLPL 0x18
  142. #define ICH6_REG_SD_BDLPU 0x1c
  143. /* PCI space */
  144. #define ICH6_PCIREG_TCSEL 0x44
  145. /*
  146. * other constants
  147. */
  148. /* max number of SDs */
  149. /* ICH, ATI and VIA have 4 playback and 4 capture */
  150. #define ICH6_CAPTURE_INDEX 0
  151. #define ICH6_NUM_CAPTURE 4
  152. #define ICH6_PLAYBACK_INDEX 4
  153. #define ICH6_NUM_PLAYBACK 4
  154. /* ULI has 6 playback and 5 capture */
  155. #define ULI_CAPTURE_INDEX 0
  156. #define ULI_NUM_CAPTURE 5
  157. #define ULI_PLAYBACK_INDEX 5
  158. #define ULI_NUM_PLAYBACK 6
  159. /* ATI HDMI has 1 playback and 0 capture */
  160. #define ATIHDMI_CAPTURE_INDEX 0
  161. #define ATIHDMI_NUM_CAPTURE 0
  162. #define ATIHDMI_PLAYBACK_INDEX 0
  163. #define ATIHDMI_NUM_PLAYBACK 1
  164. /* this number is statically defined for simplicity */
  165. #define MAX_AZX_DEV 16
  166. /* max number of fragments - we may use more if allocating more pages for BDL */
  167. #define BDL_SIZE PAGE_ALIGN(8192)
  168. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  169. /* max buffer size - no h/w limit, you can increase as you like */
  170. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  171. /* max number of PCM devics per card */
  172. #define AZX_MAX_AUDIO_PCMS 6
  173. #define AZX_MAX_MODEM_PCMS 2
  174. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  175. /* RIRB int mask: overrun[2], response[0] */
  176. #define RIRB_INT_RESPONSE 0x01
  177. #define RIRB_INT_OVERRUN 0x04
  178. #define RIRB_INT_MASK 0x05
  179. /* STATESTS int mask: SD2,SD1,SD0 */
  180. #define AZX_MAX_CODECS 3
  181. #define STATESTS_INT_MASK 0x07
  182. /* SD_CTL bits */
  183. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  184. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  185. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  186. #define SD_CTL_STREAM_TAG_SHIFT 20
  187. /* SD_CTL and SD_STS */
  188. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  189. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  190. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  191. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
  192. /* SD_STS */
  193. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  194. /* INTCTL and INTSTS */
  195. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  196. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  197. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  198. /* GCTL unsolicited response enable bit */
  199. #define ICH6_GCTL_UREN (1<<8)
  200. /* GCTL reset bit */
  201. #define ICH6_GCTL_RESET (1<<0)
  202. /* CORB/RIRB control, read/write pointer */
  203. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  204. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  205. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  206. /* below are so far hardcoded - should read registers in future */
  207. #define ICH6_MAX_CORB_ENTRIES 256
  208. #define ICH6_MAX_RIRB_ENTRIES 256
  209. /* position fix mode */
  210. enum {
  211. POS_FIX_AUTO,
  212. POS_FIX_NONE,
  213. POS_FIX_POSBUF,
  214. POS_FIX_FIFO,
  215. };
  216. /* Defines for ATI HD Audio support in SB450 south bridge */
  217. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  218. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  219. /* Defines for Nvidia HDA support */
  220. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  221. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  222. /*
  223. */
  224. struct azx_dev {
  225. u32 *bdl; /* virtual address of the BDL */
  226. dma_addr_t bdl_addr; /* physical address of the BDL */
  227. u32 *posbuf; /* position buffer pointer */
  228. unsigned int bufsize; /* size of the play buffer in bytes */
  229. unsigned int fragsize; /* size of each period in bytes */
  230. unsigned int frags; /* number for period in the play buffer */
  231. unsigned int fifo_size; /* FIFO size */
  232. void __iomem *sd_addr; /* stream descriptor pointer */
  233. u32 sd_int_sta_mask; /* stream int status mask */
  234. /* pcm support */
  235. struct snd_pcm_substream *substream; /* assigned substream, set in PCM open */
  236. unsigned int format_val; /* format value to be set in the controller and the codec */
  237. unsigned char stream_tag; /* assigned stream */
  238. unsigned char index; /* stream index */
  239. /* for sanity check of position buffer */
  240. unsigned int period_intr;
  241. unsigned int opened :1;
  242. unsigned int running :1;
  243. };
  244. /* CORB/RIRB */
  245. struct azx_rb {
  246. u32 *buf; /* CORB/RIRB buffer
  247. * Each CORB entry is 4byte, RIRB is 8byte
  248. */
  249. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  250. /* for RIRB */
  251. unsigned short rp, wp; /* read/write pointers */
  252. int cmds; /* number of pending requests */
  253. u32 res; /* last read value */
  254. };
  255. struct azx {
  256. struct snd_card *card;
  257. struct pci_dev *pci;
  258. /* chip type specific */
  259. int driver_type;
  260. int playback_streams;
  261. int playback_index_offset;
  262. int capture_streams;
  263. int capture_index_offset;
  264. int num_streams;
  265. /* pci resources */
  266. unsigned long addr;
  267. void __iomem *remap_addr;
  268. int irq;
  269. /* locks */
  270. spinlock_t reg_lock;
  271. struct mutex open_mutex;
  272. /* streams (x num_streams) */
  273. struct azx_dev *azx_dev;
  274. /* PCM */
  275. unsigned int pcm_devs;
  276. struct snd_pcm *pcm[AZX_MAX_PCMS];
  277. /* HD codec */
  278. unsigned short codec_mask;
  279. struct hda_bus *bus;
  280. /* CORB/RIRB */
  281. struct azx_rb corb;
  282. struct azx_rb rirb;
  283. /* BDL, CORB/RIRB and position buffers */
  284. struct snd_dma_buffer bdl;
  285. struct snd_dma_buffer rb;
  286. struct snd_dma_buffer posbuf;
  287. /* flags */
  288. int position_fix;
  289. unsigned int initialized :1;
  290. unsigned int single_cmd :1;
  291. unsigned int polling_mode :1;
  292. unsigned int msi :1;
  293. /* for debugging */
  294. unsigned int last_cmd; /* last issued command (to sync) */
  295. };
  296. /* driver types */
  297. enum {
  298. AZX_DRIVER_ICH,
  299. AZX_DRIVER_ATI,
  300. AZX_DRIVER_ATIHDMI,
  301. AZX_DRIVER_VIA,
  302. AZX_DRIVER_SIS,
  303. AZX_DRIVER_ULI,
  304. AZX_DRIVER_NVIDIA,
  305. };
  306. static char *driver_short_names[] __devinitdata = {
  307. [AZX_DRIVER_ICH] = "HDA Intel",
  308. [AZX_DRIVER_ATI] = "HDA ATI SB",
  309. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  310. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  311. [AZX_DRIVER_SIS] = "HDA SIS966",
  312. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  313. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  314. };
  315. /*
  316. * macros for easy use
  317. */
  318. #define azx_writel(chip,reg,value) \
  319. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  320. #define azx_readl(chip,reg) \
  321. readl((chip)->remap_addr + ICH6_REG_##reg)
  322. #define azx_writew(chip,reg,value) \
  323. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  324. #define azx_readw(chip,reg) \
  325. readw((chip)->remap_addr + ICH6_REG_##reg)
  326. #define azx_writeb(chip,reg,value) \
  327. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  328. #define azx_readb(chip,reg) \
  329. readb((chip)->remap_addr + ICH6_REG_##reg)
  330. #define azx_sd_writel(dev,reg,value) \
  331. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  332. #define azx_sd_readl(dev,reg) \
  333. readl((dev)->sd_addr + ICH6_REG_##reg)
  334. #define azx_sd_writew(dev,reg,value) \
  335. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  336. #define azx_sd_readw(dev,reg) \
  337. readw((dev)->sd_addr + ICH6_REG_##reg)
  338. #define azx_sd_writeb(dev,reg,value) \
  339. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  340. #define azx_sd_readb(dev,reg) \
  341. readb((dev)->sd_addr + ICH6_REG_##reg)
  342. /* for pcm support */
  343. #define get_azx_dev(substream) (substream->runtime->private_data)
  344. /* Get the upper 32bit of the given dma_addr_t
  345. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  346. */
  347. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  348. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  349. /*
  350. * Interface for HD codec
  351. */
  352. /*
  353. * CORB / RIRB interface
  354. */
  355. static int azx_alloc_cmd_io(struct azx *chip)
  356. {
  357. int err;
  358. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  359. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  360. PAGE_SIZE, &chip->rb);
  361. if (err < 0) {
  362. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  363. return err;
  364. }
  365. return 0;
  366. }
  367. static void azx_init_cmd_io(struct azx *chip)
  368. {
  369. /* CORB set up */
  370. chip->corb.addr = chip->rb.addr;
  371. chip->corb.buf = (u32 *)chip->rb.area;
  372. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  373. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  374. /* set the corb size to 256 entries (ULI requires explicitly) */
  375. azx_writeb(chip, CORBSIZE, 0x02);
  376. /* set the corb write pointer to 0 */
  377. azx_writew(chip, CORBWP, 0);
  378. /* reset the corb hw read pointer */
  379. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  380. /* enable corb dma */
  381. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  382. /* RIRB set up */
  383. chip->rirb.addr = chip->rb.addr + 2048;
  384. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  385. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  386. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  387. /* set the rirb size to 256 entries (ULI requires explicitly) */
  388. azx_writeb(chip, RIRBSIZE, 0x02);
  389. /* reset the rirb hw write pointer */
  390. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  391. /* set N=1, get RIRB response interrupt for new entry */
  392. azx_writew(chip, RINTCNT, 1);
  393. /* enable rirb dma and response irq */
  394. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  395. chip->rirb.rp = chip->rirb.cmds = 0;
  396. }
  397. static void azx_free_cmd_io(struct azx *chip)
  398. {
  399. /* disable ringbuffer DMAs */
  400. azx_writeb(chip, RIRBCTL, 0);
  401. azx_writeb(chip, CORBCTL, 0);
  402. }
  403. /* send a command */
  404. static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
  405. {
  406. struct azx *chip = codec->bus->private_data;
  407. unsigned int wp;
  408. /* add command to corb */
  409. wp = azx_readb(chip, CORBWP);
  410. wp++;
  411. wp %= ICH6_MAX_CORB_ENTRIES;
  412. spin_lock_irq(&chip->reg_lock);
  413. chip->rirb.cmds++;
  414. chip->corb.buf[wp] = cpu_to_le32(val);
  415. azx_writel(chip, CORBWP, wp);
  416. spin_unlock_irq(&chip->reg_lock);
  417. return 0;
  418. }
  419. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  420. /* retrieve RIRB entry - called from interrupt handler */
  421. static void azx_update_rirb(struct azx *chip)
  422. {
  423. unsigned int rp, wp;
  424. u32 res, res_ex;
  425. wp = azx_readb(chip, RIRBWP);
  426. if (wp == chip->rirb.wp)
  427. return;
  428. chip->rirb.wp = wp;
  429. while (chip->rirb.rp != wp) {
  430. chip->rirb.rp++;
  431. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  432. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  433. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  434. res = le32_to_cpu(chip->rirb.buf[rp]);
  435. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  436. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  437. else if (chip->rirb.cmds) {
  438. chip->rirb.cmds--;
  439. chip->rirb.res = res;
  440. }
  441. }
  442. }
  443. /* receive a response */
  444. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  445. {
  446. struct azx *chip = codec->bus->private_data;
  447. unsigned long timeout;
  448. again:
  449. timeout = jiffies + msecs_to_jiffies(1000);
  450. do {
  451. if (chip->polling_mode) {
  452. spin_lock_irq(&chip->reg_lock);
  453. azx_update_rirb(chip);
  454. spin_unlock_irq(&chip->reg_lock);
  455. }
  456. if (! chip->rirb.cmds)
  457. return chip->rirb.res; /* the last value */
  458. schedule_timeout(1);
  459. } while (time_after_eq(timeout, jiffies));
  460. if (chip->msi) {
  461. snd_printk(KERN_WARNING "hda_intel: No response from codec, "
  462. "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
  463. free_irq(chip->irq, chip);
  464. chip->irq = -1;
  465. pci_disable_msi(chip->pci);
  466. chip->msi = 0;
  467. if (azx_acquire_irq(chip, 1) < 0)
  468. return -1;
  469. goto again;
  470. }
  471. if (!chip->polling_mode) {
  472. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  473. "switching to polling mode: last cmd=0x%08x\n",
  474. chip->last_cmd);
  475. chip->polling_mode = 1;
  476. goto again;
  477. }
  478. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  479. "switching to single_cmd mode: last cmd=0x%08x\n",
  480. chip->last_cmd);
  481. chip->rirb.rp = azx_readb(chip, RIRBWP);
  482. chip->rirb.cmds = 0;
  483. /* switch to single_cmd mode */
  484. chip->single_cmd = 1;
  485. azx_free_cmd_io(chip);
  486. return -1;
  487. }
  488. /*
  489. * Use the single immediate command instead of CORB/RIRB for simplicity
  490. *
  491. * Note: according to Intel, this is not preferred use. The command was
  492. * intended for the BIOS only, and may get confused with unsolicited
  493. * responses. So, we shouldn't use it for normal operation from the
  494. * driver.
  495. * I left the codes, however, for debugging/testing purposes.
  496. */
  497. /* send a command */
  498. static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
  499. {
  500. struct azx *chip = codec->bus->private_data;
  501. int timeout = 50;
  502. while (timeout--) {
  503. /* check ICB busy bit */
  504. if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
  505. /* Clear IRV valid bit */
  506. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
  507. azx_writel(chip, IC, val);
  508. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
  509. return 0;
  510. }
  511. udelay(1);
  512. }
  513. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
  514. return -EIO;
  515. }
  516. /* receive a response */
  517. static unsigned int azx_single_get_response(struct hda_codec *codec)
  518. {
  519. struct azx *chip = codec->bus->private_data;
  520. int timeout = 50;
  521. while (timeout--) {
  522. /* check IRV busy bit */
  523. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  524. return azx_readl(chip, IR);
  525. udelay(1);
  526. }
  527. snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
  528. return (unsigned int)-1;
  529. }
  530. /*
  531. * The below are the main callbacks from hda_codec.
  532. *
  533. * They are just the skeleton to call sub-callbacks according to the
  534. * current setting of chip->single_cmd.
  535. */
  536. /* send a command */
  537. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  538. int direct, unsigned int verb,
  539. unsigned int para)
  540. {
  541. struct azx *chip = codec->bus->private_data;
  542. u32 val;
  543. val = (u32)(codec->addr & 0x0f) << 28;
  544. val |= (u32)direct << 27;
  545. val |= (u32)nid << 20;
  546. val |= verb << 8;
  547. val |= para;
  548. chip->last_cmd = val;
  549. if (chip->single_cmd)
  550. return azx_single_send_cmd(codec, val);
  551. else
  552. return azx_corb_send_cmd(codec, val);
  553. }
  554. /* get a response */
  555. static unsigned int azx_get_response(struct hda_codec *codec)
  556. {
  557. struct azx *chip = codec->bus->private_data;
  558. if (chip->single_cmd)
  559. return azx_single_get_response(codec);
  560. else
  561. return azx_rirb_get_response(codec);
  562. }
  563. /* reset codec link */
  564. static int azx_reset(struct azx *chip)
  565. {
  566. int count;
  567. /* reset controller */
  568. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  569. count = 50;
  570. while (azx_readb(chip, GCTL) && --count)
  571. msleep(1);
  572. /* delay for >= 100us for codec PLL to settle per spec
  573. * Rev 0.9 section 5.5.1
  574. */
  575. msleep(1);
  576. /* Bring controller out of reset */
  577. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  578. count = 50;
  579. while (!azx_readb(chip, GCTL) && --count)
  580. msleep(1);
  581. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  582. msleep(1);
  583. /* check to see if controller is ready */
  584. if (!azx_readb(chip, GCTL)) {
  585. snd_printd("azx_reset: controller not ready!\n");
  586. return -EBUSY;
  587. }
  588. /* Accept unsolicited responses */
  589. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  590. /* detect codecs */
  591. if (!chip->codec_mask) {
  592. chip->codec_mask = azx_readw(chip, STATESTS);
  593. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  594. }
  595. return 0;
  596. }
  597. /*
  598. * Lowlevel interface
  599. */
  600. /* enable interrupts */
  601. static void azx_int_enable(struct azx *chip)
  602. {
  603. /* enable controller CIE and GIE */
  604. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  605. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  606. }
  607. /* disable interrupts */
  608. static void azx_int_disable(struct azx *chip)
  609. {
  610. int i;
  611. /* disable interrupts in stream descriptor */
  612. for (i = 0; i < chip->num_streams; i++) {
  613. struct azx_dev *azx_dev = &chip->azx_dev[i];
  614. azx_sd_writeb(azx_dev, SD_CTL,
  615. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  616. }
  617. /* disable SIE for all streams */
  618. azx_writeb(chip, INTCTL, 0);
  619. /* disable controller CIE and GIE */
  620. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  621. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  622. }
  623. /* clear interrupts */
  624. static void azx_int_clear(struct azx *chip)
  625. {
  626. int i;
  627. /* clear stream status */
  628. for (i = 0; i < chip->num_streams; i++) {
  629. struct azx_dev *azx_dev = &chip->azx_dev[i];
  630. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  631. }
  632. /* clear STATESTS */
  633. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  634. /* clear rirb status */
  635. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  636. /* clear int status */
  637. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  638. }
  639. /* start a stream */
  640. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  641. {
  642. /* enable SIE */
  643. azx_writeb(chip, INTCTL,
  644. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  645. /* set DMA start and interrupt mask */
  646. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  647. SD_CTL_DMA_START | SD_INT_MASK);
  648. }
  649. /* stop a stream */
  650. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  651. {
  652. /* stop DMA */
  653. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  654. ~(SD_CTL_DMA_START | SD_INT_MASK));
  655. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  656. /* disable SIE */
  657. azx_writeb(chip, INTCTL,
  658. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  659. }
  660. /*
  661. * initialize the chip
  662. */
  663. static void azx_init_chip(struct azx *chip)
  664. {
  665. unsigned char reg;
  666. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  667. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  668. * Ensuring these bits are 0 clears playback static on some HD Audio codecs
  669. */
  670. pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &reg);
  671. pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, reg & 0xf8);
  672. /* reset controller */
  673. azx_reset(chip);
  674. /* initialize interrupts */
  675. azx_int_clear(chip);
  676. azx_int_enable(chip);
  677. /* initialize the codec command I/O */
  678. if (!chip->single_cmd)
  679. azx_init_cmd_io(chip);
  680. /* program the position buffer */
  681. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  682. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  683. switch (chip->driver_type) {
  684. case AZX_DRIVER_ATI:
  685. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  686. pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  687. &reg);
  688. pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  689. (reg & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  690. break;
  691. case AZX_DRIVER_NVIDIA:
  692. /* For NVIDIA HDA, enable snoop */
  693. pci_read_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR, &reg);
  694. pci_write_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR,
  695. (reg & 0xf0) | NVIDIA_HDA_ENABLE_COHBITS);
  696. break;
  697. }
  698. }
  699. /*
  700. * interrupt handler
  701. */
  702. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  703. {
  704. struct azx *chip = dev_id;
  705. struct azx_dev *azx_dev;
  706. u32 status;
  707. int i;
  708. spin_lock(&chip->reg_lock);
  709. status = azx_readl(chip, INTSTS);
  710. if (status == 0) {
  711. spin_unlock(&chip->reg_lock);
  712. return IRQ_NONE;
  713. }
  714. for (i = 0; i < chip->num_streams; i++) {
  715. azx_dev = &chip->azx_dev[i];
  716. if (status & azx_dev->sd_int_sta_mask) {
  717. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  718. if (azx_dev->substream && azx_dev->running) {
  719. azx_dev->period_intr++;
  720. spin_unlock(&chip->reg_lock);
  721. snd_pcm_period_elapsed(azx_dev->substream);
  722. spin_lock(&chip->reg_lock);
  723. }
  724. }
  725. }
  726. /* clear rirb int */
  727. status = azx_readb(chip, RIRBSTS);
  728. if (status & RIRB_INT_MASK) {
  729. if (! chip->single_cmd && (status & RIRB_INT_RESPONSE))
  730. azx_update_rirb(chip);
  731. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  732. }
  733. #if 0
  734. /* clear state status int */
  735. if (azx_readb(chip, STATESTS) & 0x04)
  736. azx_writeb(chip, STATESTS, 0x04);
  737. #endif
  738. spin_unlock(&chip->reg_lock);
  739. return IRQ_HANDLED;
  740. }
  741. /*
  742. * set up BDL entries
  743. */
  744. static void azx_setup_periods(struct azx_dev *azx_dev)
  745. {
  746. u32 *bdl = azx_dev->bdl;
  747. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  748. int idx;
  749. /* reset BDL address */
  750. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  751. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  752. /* program the initial BDL entries */
  753. for (idx = 0; idx < azx_dev->frags; idx++) {
  754. unsigned int off = idx << 2; /* 4 dword step */
  755. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  756. /* program the address field of the BDL entry */
  757. bdl[off] = cpu_to_le32((u32)addr);
  758. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  759. /* program the size field of the BDL entry */
  760. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  761. /* program the IOC to enable interrupt when buffer completes */
  762. bdl[off+3] = cpu_to_le32(0x01);
  763. }
  764. }
  765. /*
  766. * set up the SD for streaming
  767. */
  768. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  769. {
  770. unsigned char val;
  771. int timeout;
  772. /* make sure the run bit is zero for SD */
  773. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
  774. /* reset stream */
  775. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
  776. udelay(3);
  777. timeout = 300;
  778. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  779. --timeout)
  780. ;
  781. val &= ~SD_CTL_STREAM_RESET;
  782. azx_sd_writeb(azx_dev, SD_CTL, val);
  783. udelay(3);
  784. timeout = 300;
  785. /* waiting for hardware to report that the stream is out of reset */
  786. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  787. --timeout)
  788. ;
  789. /* program the stream_tag */
  790. azx_sd_writel(azx_dev, SD_CTL,
  791. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
  792. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  793. /* program the length of samples in cyclic buffer */
  794. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  795. /* program the stream format */
  796. /* this value needs to be the same as the one programmed */
  797. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  798. /* program the stream LVI (last valid index) of the BDL */
  799. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  800. /* program the BDL address */
  801. /* lower BDL address */
  802. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  803. /* upper BDL address */
  804. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  805. /* enable the position buffer */
  806. if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  807. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  808. /* set the interrupt enable bits in the descriptor control register */
  809. azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  810. return 0;
  811. }
  812. /*
  813. * Codec initialization
  814. */
  815. static unsigned int azx_max_codecs[] __devinitdata = {
  816. [AZX_DRIVER_ICH] = 3,
  817. [AZX_DRIVER_ATI] = 4,
  818. [AZX_DRIVER_ATIHDMI] = 4,
  819. [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
  820. [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
  821. [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
  822. [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
  823. };
  824. static int __devinit azx_codec_create(struct azx *chip, const char *model)
  825. {
  826. struct hda_bus_template bus_temp;
  827. int c, codecs, audio_codecs, err;
  828. memset(&bus_temp, 0, sizeof(bus_temp));
  829. bus_temp.private_data = chip;
  830. bus_temp.modelname = model;
  831. bus_temp.pci = chip->pci;
  832. bus_temp.ops.command = azx_send_cmd;
  833. bus_temp.ops.get_response = azx_get_response;
  834. if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
  835. return err;
  836. codecs = audio_codecs = 0;
  837. for (c = 0; c < AZX_MAX_CODECS; c++) {
  838. if ((chip->codec_mask & (1 << c)) & probe_mask) {
  839. struct hda_codec *codec;
  840. err = snd_hda_codec_new(chip->bus, c, &codec);
  841. if (err < 0)
  842. continue;
  843. codecs++;
  844. if (codec->afg)
  845. audio_codecs++;
  846. }
  847. }
  848. if (!audio_codecs) {
  849. /* probe additional slots if no codec is found */
  850. for (; c < azx_max_codecs[chip->driver_type]; c++) {
  851. if ((chip->codec_mask & (1 << c)) & probe_mask) {
  852. err = snd_hda_codec_new(chip->bus, c, NULL);
  853. if (err < 0)
  854. continue;
  855. codecs++;
  856. }
  857. }
  858. }
  859. if (!codecs) {
  860. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  861. return -ENXIO;
  862. }
  863. return 0;
  864. }
  865. /*
  866. * PCM support
  867. */
  868. /* assign a stream for the PCM */
  869. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  870. {
  871. int dev, i, nums;
  872. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  873. dev = chip->playback_index_offset;
  874. nums = chip->playback_streams;
  875. } else {
  876. dev = chip->capture_index_offset;
  877. nums = chip->capture_streams;
  878. }
  879. for (i = 0; i < nums; i++, dev++)
  880. if (! chip->azx_dev[dev].opened) {
  881. chip->azx_dev[dev].opened = 1;
  882. return &chip->azx_dev[dev];
  883. }
  884. return NULL;
  885. }
  886. /* release the assigned stream */
  887. static inline void azx_release_device(struct azx_dev *azx_dev)
  888. {
  889. azx_dev->opened = 0;
  890. }
  891. static struct snd_pcm_hardware azx_pcm_hw = {
  892. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  893. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  894. SNDRV_PCM_INFO_MMAP_VALID |
  895. /* No full-resume yet implemented */
  896. /* SNDRV_PCM_INFO_RESUME |*/
  897. SNDRV_PCM_INFO_PAUSE),
  898. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  899. .rates = SNDRV_PCM_RATE_48000,
  900. .rate_min = 48000,
  901. .rate_max = 48000,
  902. .channels_min = 2,
  903. .channels_max = 2,
  904. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  905. .period_bytes_min = 128,
  906. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  907. .periods_min = 2,
  908. .periods_max = AZX_MAX_FRAG,
  909. .fifo_size = 0,
  910. };
  911. struct azx_pcm {
  912. struct azx *chip;
  913. struct hda_codec *codec;
  914. struct hda_pcm_stream *hinfo[2];
  915. };
  916. static int azx_pcm_open(struct snd_pcm_substream *substream)
  917. {
  918. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  919. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  920. struct azx *chip = apcm->chip;
  921. struct azx_dev *azx_dev;
  922. struct snd_pcm_runtime *runtime = substream->runtime;
  923. unsigned long flags;
  924. int err;
  925. mutex_lock(&chip->open_mutex);
  926. azx_dev = azx_assign_device(chip, substream->stream);
  927. if (azx_dev == NULL) {
  928. mutex_unlock(&chip->open_mutex);
  929. return -EBUSY;
  930. }
  931. runtime->hw = azx_pcm_hw;
  932. runtime->hw.channels_min = hinfo->channels_min;
  933. runtime->hw.channels_max = hinfo->channels_max;
  934. runtime->hw.formats = hinfo->formats;
  935. runtime->hw.rates = hinfo->rates;
  936. snd_pcm_limit_hw_rates(runtime);
  937. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  938. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  939. 128);
  940. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  941. 128);
  942. if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
  943. azx_release_device(azx_dev);
  944. mutex_unlock(&chip->open_mutex);
  945. return err;
  946. }
  947. spin_lock_irqsave(&chip->reg_lock, flags);
  948. azx_dev->substream = substream;
  949. azx_dev->running = 0;
  950. spin_unlock_irqrestore(&chip->reg_lock, flags);
  951. runtime->private_data = azx_dev;
  952. mutex_unlock(&chip->open_mutex);
  953. return 0;
  954. }
  955. static int azx_pcm_close(struct snd_pcm_substream *substream)
  956. {
  957. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  958. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  959. struct azx *chip = apcm->chip;
  960. struct azx_dev *azx_dev = get_azx_dev(substream);
  961. unsigned long flags;
  962. mutex_lock(&chip->open_mutex);
  963. spin_lock_irqsave(&chip->reg_lock, flags);
  964. azx_dev->substream = NULL;
  965. azx_dev->running = 0;
  966. spin_unlock_irqrestore(&chip->reg_lock, flags);
  967. azx_release_device(azx_dev);
  968. hinfo->ops.close(hinfo, apcm->codec, substream);
  969. mutex_unlock(&chip->open_mutex);
  970. return 0;
  971. }
  972. static int azx_pcm_hw_params(struct snd_pcm_substream *substream, struct snd_pcm_hw_params *hw_params)
  973. {
  974. return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  975. }
  976. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  977. {
  978. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  979. struct azx_dev *azx_dev = get_azx_dev(substream);
  980. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  981. /* reset BDL address */
  982. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  983. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  984. azx_sd_writel(azx_dev, SD_CTL, 0);
  985. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  986. return snd_pcm_lib_free_pages(substream);
  987. }
  988. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  989. {
  990. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  991. struct azx *chip = apcm->chip;
  992. struct azx_dev *azx_dev = get_azx_dev(substream);
  993. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  994. struct snd_pcm_runtime *runtime = substream->runtime;
  995. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  996. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  997. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  998. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  999. runtime->channels,
  1000. runtime->format,
  1001. hinfo->maxbps);
  1002. if (! azx_dev->format_val) {
  1003. snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
  1004. runtime->rate, runtime->channels, runtime->format);
  1005. return -EINVAL;
  1006. }
  1007. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
  1008. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  1009. azx_setup_periods(azx_dev);
  1010. azx_setup_controller(chip, azx_dev);
  1011. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1012. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  1013. else
  1014. azx_dev->fifo_size = 0;
  1015. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  1016. azx_dev->format_val, substream);
  1017. }
  1018. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  1019. {
  1020. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1021. struct azx_dev *azx_dev = get_azx_dev(substream);
  1022. struct azx *chip = apcm->chip;
  1023. int err = 0;
  1024. spin_lock(&chip->reg_lock);
  1025. switch (cmd) {
  1026. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1027. case SNDRV_PCM_TRIGGER_RESUME:
  1028. case SNDRV_PCM_TRIGGER_START:
  1029. azx_stream_start(chip, azx_dev);
  1030. azx_dev->running = 1;
  1031. break;
  1032. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1033. case SNDRV_PCM_TRIGGER_SUSPEND:
  1034. case SNDRV_PCM_TRIGGER_STOP:
  1035. azx_stream_stop(chip, azx_dev);
  1036. azx_dev->running = 0;
  1037. break;
  1038. default:
  1039. err = -EINVAL;
  1040. }
  1041. spin_unlock(&chip->reg_lock);
  1042. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  1043. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  1044. cmd == SNDRV_PCM_TRIGGER_STOP) {
  1045. int timeout = 5000;
  1046. while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
  1047. ;
  1048. }
  1049. return err;
  1050. }
  1051. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1052. {
  1053. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1054. struct azx *chip = apcm->chip;
  1055. struct azx_dev *azx_dev = get_azx_dev(substream);
  1056. unsigned int pos;
  1057. if (chip->position_fix == POS_FIX_POSBUF ||
  1058. chip->position_fix == POS_FIX_AUTO) {
  1059. /* use the position buffer */
  1060. pos = le32_to_cpu(*azx_dev->posbuf);
  1061. if (chip->position_fix == POS_FIX_AUTO &&
  1062. azx_dev->period_intr == 1 && ! pos) {
  1063. printk(KERN_WARNING
  1064. "hda-intel: Invalid position buffer, "
  1065. "using LPIB read method instead.\n");
  1066. chip->position_fix = POS_FIX_NONE;
  1067. goto read_lpib;
  1068. }
  1069. } else {
  1070. read_lpib:
  1071. /* read LPIB */
  1072. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1073. if (chip->position_fix == POS_FIX_FIFO)
  1074. pos += azx_dev->fifo_size;
  1075. }
  1076. if (pos >= azx_dev->bufsize)
  1077. pos = 0;
  1078. return bytes_to_frames(substream->runtime, pos);
  1079. }
  1080. static struct snd_pcm_ops azx_pcm_ops = {
  1081. .open = azx_pcm_open,
  1082. .close = azx_pcm_close,
  1083. .ioctl = snd_pcm_lib_ioctl,
  1084. .hw_params = azx_pcm_hw_params,
  1085. .hw_free = azx_pcm_hw_free,
  1086. .prepare = azx_pcm_prepare,
  1087. .trigger = azx_pcm_trigger,
  1088. .pointer = azx_pcm_pointer,
  1089. };
  1090. static void azx_pcm_free(struct snd_pcm *pcm)
  1091. {
  1092. kfree(pcm->private_data);
  1093. }
  1094. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1095. struct hda_pcm *cpcm, int pcm_dev)
  1096. {
  1097. int err;
  1098. struct snd_pcm *pcm;
  1099. struct azx_pcm *apcm;
  1100. /* if no substreams are defined for both playback and capture,
  1101. * it's just a placeholder. ignore it.
  1102. */
  1103. if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
  1104. return 0;
  1105. snd_assert(cpcm->name, return -EINVAL);
  1106. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1107. cpcm->stream[0].substreams, cpcm->stream[1].substreams,
  1108. &pcm);
  1109. if (err < 0)
  1110. return err;
  1111. strcpy(pcm->name, cpcm->name);
  1112. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1113. if (apcm == NULL)
  1114. return -ENOMEM;
  1115. apcm->chip = chip;
  1116. apcm->codec = codec;
  1117. apcm->hinfo[0] = &cpcm->stream[0];
  1118. apcm->hinfo[1] = &cpcm->stream[1];
  1119. pcm->private_data = apcm;
  1120. pcm->private_free = azx_pcm_free;
  1121. if (cpcm->stream[0].substreams)
  1122. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1123. if (cpcm->stream[1].substreams)
  1124. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1125. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1126. snd_dma_pci_data(chip->pci),
  1127. 1024 * 64, 1024 * 1024);
  1128. chip->pcm[pcm_dev] = pcm;
  1129. if (chip->pcm_devs < pcm_dev + 1)
  1130. chip->pcm_devs = pcm_dev + 1;
  1131. return 0;
  1132. }
  1133. static int __devinit azx_pcm_create(struct azx *chip)
  1134. {
  1135. struct list_head *p;
  1136. struct hda_codec *codec;
  1137. int c, err;
  1138. int pcm_dev;
  1139. if ((err = snd_hda_build_pcms(chip->bus)) < 0)
  1140. return err;
  1141. /* create audio PCMs */
  1142. pcm_dev = 0;
  1143. list_for_each(p, &chip->bus->codec_list) {
  1144. codec = list_entry(p, struct hda_codec, list);
  1145. for (c = 0; c < codec->num_pcms; c++) {
  1146. if (codec->pcm_info[c].is_modem)
  1147. continue; /* create later */
  1148. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1149. snd_printk(KERN_ERR SFX "Too many audio PCMs\n");
  1150. return -EINVAL;
  1151. }
  1152. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1153. if (err < 0)
  1154. return err;
  1155. pcm_dev++;
  1156. }
  1157. }
  1158. /* create modem PCMs */
  1159. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1160. list_for_each(p, &chip->bus->codec_list) {
  1161. codec = list_entry(p, struct hda_codec, list);
  1162. for (c = 0; c < codec->num_pcms; c++) {
  1163. if (! codec->pcm_info[c].is_modem)
  1164. continue; /* already created */
  1165. if (pcm_dev >= AZX_MAX_PCMS) {
  1166. snd_printk(KERN_ERR SFX "Too many modem PCMs\n");
  1167. return -EINVAL;
  1168. }
  1169. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1170. if (err < 0)
  1171. return err;
  1172. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1173. pcm_dev++;
  1174. }
  1175. }
  1176. return 0;
  1177. }
  1178. /*
  1179. * mixer creation - all stuff is implemented in hda module
  1180. */
  1181. static int __devinit azx_mixer_create(struct azx *chip)
  1182. {
  1183. return snd_hda_build_controls(chip->bus);
  1184. }
  1185. /*
  1186. * initialize SD streams
  1187. */
  1188. static int __devinit azx_init_stream(struct azx *chip)
  1189. {
  1190. int i;
  1191. /* initialize each stream (aka device)
  1192. * assign the starting bdl address to each stream (device) and initialize
  1193. */
  1194. for (i = 0; i < chip->num_streams; i++) {
  1195. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1196. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1197. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1198. azx_dev->bdl_addr = chip->bdl.addr + off;
  1199. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1200. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1201. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1202. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1203. azx_dev->sd_int_sta_mask = 1 << i;
  1204. /* stream tag: must be non-zero and unique */
  1205. azx_dev->index = i;
  1206. azx_dev->stream_tag = i + 1;
  1207. }
  1208. return 0;
  1209. }
  1210. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1211. {
  1212. if (request_irq(chip->pci->irq, azx_interrupt,
  1213. chip->msi ? 0 : IRQF_SHARED,
  1214. "HDA Intel", chip)) {
  1215. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1216. "disabling device\n", chip->pci->irq);
  1217. if (do_disconnect)
  1218. snd_card_disconnect(chip->card);
  1219. return -1;
  1220. }
  1221. chip->irq = chip->pci->irq;
  1222. pci_intx(chip->pci, !chip->msi);
  1223. return 0;
  1224. }
  1225. #ifdef CONFIG_PM
  1226. /*
  1227. * power management
  1228. */
  1229. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1230. {
  1231. struct snd_card *card = pci_get_drvdata(pci);
  1232. struct azx *chip = card->private_data;
  1233. int i;
  1234. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1235. for (i = 0; i < chip->pcm_devs; i++)
  1236. snd_pcm_suspend_all(chip->pcm[i]);
  1237. snd_hda_suspend(chip->bus, state);
  1238. azx_free_cmd_io(chip);
  1239. if (chip->irq >= 0) {
  1240. synchronize_irq(chip->irq);
  1241. free_irq(chip->irq, chip);
  1242. chip->irq = -1;
  1243. }
  1244. if (chip->msi)
  1245. pci_disable_msi(chip->pci);
  1246. pci_disable_device(pci);
  1247. pci_save_state(pci);
  1248. pci_set_power_state(pci, pci_choose_state(pci, state));
  1249. return 0;
  1250. }
  1251. static int azx_resume(struct pci_dev *pci)
  1252. {
  1253. struct snd_card *card = pci_get_drvdata(pci);
  1254. struct azx *chip = card->private_data;
  1255. pci_set_power_state(pci, PCI_D0);
  1256. pci_restore_state(pci);
  1257. if (pci_enable_device(pci) < 0) {
  1258. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1259. "disabling device\n");
  1260. snd_card_disconnect(card);
  1261. return -EIO;
  1262. }
  1263. pci_set_master(pci);
  1264. if (chip->msi)
  1265. if (pci_enable_msi(pci) < 0)
  1266. chip->msi = 0;
  1267. if (azx_acquire_irq(chip, 1) < 0)
  1268. return -EIO;
  1269. azx_init_chip(chip);
  1270. snd_hda_resume(chip->bus);
  1271. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1272. return 0;
  1273. }
  1274. #endif /* CONFIG_PM */
  1275. /*
  1276. * destructor
  1277. */
  1278. static int azx_free(struct azx *chip)
  1279. {
  1280. if (chip->initialized) {
  1281. int i;
  1282. for (i = 0; i < chip->num_streams; i++)
  1283. azx_stream_stop(chip, &chip->azx_dev[i]);
  1284. /* disable interrupts */
  1285. azx_int_disable(chip);
  1286. azx_int_clear(chip);
  1287. /* disable CORB/RIRB */
  1288. azx_free_cmd_io(chip);
  1289. /* disable position buffer */
  1290. azx_writel(chip, DPLBASE, 0);
  1291. azx_writel(chip, DPUBASE, 0);
  1292. }
  1293. if (chip->irq >= 0) {
  1294. synchronize_irq(chip->irq);
  1295. free_irq(chip->irq, (void*)chip);
  1296. }
  1297. if (chip->msi)
  1298. pci_disable_msi(chip->pci);
  1299. if (chip->remap_addr)
  1300. iounmap(chip->remap_addr);
  1301. if (chip->bdl.area)
  1302. snd_dma_free_pages(&chip->bdl);
  1303. if (chip->rb.area)
  1304. snd_dma_free_pages(&chip->rb);
  1305. if (chip->posbuf.area)
  1306. snd_dma_free_pages(&chip->posbuf);
  1307. pci_release_regions(chip->pci);
  1308. pci_disable_device(chip->pci);
  1309. kfree(chip->azx_dev);
  1310. kfree(chip);
  1311. return 0;
  1312. }
  1313. static int azx_dev_free(struct snd_device *device)
  1314. {
  1315. return azx_free(device->device_data);
  1316. }
  1317. /*
  1318. * white/black-listing for position_fix
  1319. */
  1320. static struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1321. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
  1322. {}
  1323. };
  1324. static int __devinit check_position_fix(struct azx *chip, int fix)
  1325. {
  1326. const struct snd_pci_quirk *q;
  1327. if (fix == POS_FIX_AUTO) {
  1328. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1329. if (q) {
  1330. snd_printdd(KERN_INFO
  1331. "hda_intel: position_fix set to %d "
  1332. "for device %04x:%04x\n",
  1333. q->value, q->subvendor, q->subdevice);
  1334. return q->value;
  1335. }
  1336. }
  1337. return fix;
  1338. }
  1339. /*
  1340. * constructor
  1341. */
  1342. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1343. int driver_type,
  1344. struct azx **rchip)
  1345. {
  1346. struct azx *chip;
  1347. int err;
  1348. static struct snd_device_ops ops = {
  1349. .dev_free = azx_dev_free,
  1350. };
  1351. *rchip = NULL;
  1352. err = pci_enable_device(pci);
  1353. if (err < 0)
  1354. return err;
  1355. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1356. if (!chip) {
  1357. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1358. pci_disable_device(pci);
  1359. return -ENOMEM;
  1360. }
  1361. spin_lock_init(&chip->reg_lock);
  1362. mutex_init(&chip->open_mutex);
  1363. chip->card = card;
  1364. chip->pci = pci;
  1365. chip->irq = -1;
  1366. chip->driver_type = driver_type;
  1367. chip->msi = enable_msi;
  1368. chip->position_fix = check_position_fix(chip, position_fix);
  1369. chip->single_cmd = single_cmd;
  1370. #if BITS_PER_LONG != 64
  1371. /* Fix up base address on ULI M5461 */
  1372. if (chip->driver_type == AZX_DRIVER_ULI) {
  1373. u16 tmp3;
  1374. pci_read_config_word(pci, 0x40, &tmp3);
  1375. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1376. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1377. }
  1378. #endif
  1379. err = pci_request_regions(pci, "ICH HD audio");
  1380. if (err < 0) {
  1381. kfree(chip);
  1382. pci_disable_device(pci);
  1383. return err;
  1384. }
  1385. chip->addr = pci_resource_start(pci, 0);
  1386. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1387. if (chip->remap_addr == NULL) {
  1388. snd_printk(KERN_ERR SFX "ioremap error\n");
  1389. err = -ENXIO;
  1390. goto errout;
  1391. }
  1392. if (chip->msi)
  1393. if (pci_enable_msi(pci) < 0)
  1394. chip->msi = 0;
  1395. if (azx_acquire_irq(chip, 0) < 0) {
  1396. err = -EBUSY;
  1397. goto errout;
  1398. }
  1399. pci_set_master(pci);
  1400. synchronize_irq(chip->irq);
  1401. switch (chip->driver_type) {
  1402. case AZX_DRIVER_ULI:
  1403. chip->playback_streams = ULI_NUM_PLAYBACK;
  1404. chip->capture_streams = ULI_NUM_CAPTURE;
  1405. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1406. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1407. break;
  1408. case AZX_DRIVER_ATIHDMI:
  1409. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1410. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1411. chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
  1412. chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
  1413. break;
  1414. default:
  1415. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1416. chip->capture_streams = ICH6_NUM_CAPTURE;
  1417. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1418. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1419. break;
  1420. }
  1421. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1422. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), GFP_KERNEL);
  1423. if (!chip->azx_dev) {
  1424. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1425. goto errout;
  1426. }
  1427. /* allocate memory for the BDL for each stream */
  1428. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1429. BDL_SIZE, &chip->bdl)) < 0) {
  1430. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1431. goto errout;
  1432. }
  1433. /* allocate memory for the position buffer */
  1434. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1435. chip->num_streams * 8, &chip->posbuf)) < 0) {
  1436. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1437. goto errout;
  1438. }
  1439. /* allocate CORB/RIRB */
  1440. if (! chip->single_cmd)
  1441. if ((err = azx_alloc_cmd_io(chip)) < 0)
  1442. goto errout;
  1443. /* initialize streams */
  1444. azx_init_stream(chip);
  1445. /* initialize chip */
  1446. azx_init_chip(chip);
  1447. chip->initialized = 1;
  1448. /* codec detection */
  1449. if (!chip->codec_mask) {
  1450. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1451. err = -ENODEV;
  1452. goto errout;
  1453. }
  1454. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
  1455. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1456. goto errout;
  1457. }
  1458. strcpy(card->driver, "HDA-Intel");
  1459. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1460. sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
  1461. *rchip = chip;
  1462. return 0;
  1463. errout:
  1464. azx_free(chip);
  1465. return err;
  1466. }
  1467. static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  1468. {
  1469. struct snd_card *card;
  1470. struct azx *chip;
  1471. int err;
  1472. card = snd_card_new(index, id, THIS_MODULE, 0);
  1473. if (!card) {
  1474. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1475. return -ENOMEM;
  1476. }
  1477. err = azx_create(card, pci, pci_id->driver_data, &chip);
  1478. if (err < 0) {
  1479. snd_card_free(card);
  1480. return err;
  1481. }
  1482. card->private_data = chip;
  1483. /* create codec instances */
  1484. if ((err = azx_codec_create(chip, model)) < 0) {
  1485. snd_card_free(card);
  1486. return err;
  1487. }
  1488. /* create PCM streams */
  1489. if ((err = azx_pcm_create(chip)) < 0) {
  1490. snd_card_free(card);
  1491. return err;
  1492. }
  1493. /* create mixer controls */
  1494. if ((err = azx_mixer_create(chip)) < 0) {
  1495. snd_card_free(card);
  1496. return err;
  1497. }
  1498. snd_card_set_dev(card, &pci->dev);
  1499. if ((err = snd_card_register(card)) < 0) {
  1500. snd_card_free(card);
  1501. return err;
  1502. }
  1503. pci_set_drvdata(pci, card);
  1504. return err;
  1505. }
  1506. static void __devexit azx_remove(struct pci_dev *pci)
  1507. {
  1508. snd_card_free(pci_get_drvdata(pci));
  1509. pci_set_drvdata(pci, NULL);
  1510. }
  1511. /* PCI IDs */
  1512. static struct pci_device_id azx_ids[] = {
  1513. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1514. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1515. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1516. { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
  1517. { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
  1518. { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
  1519. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1520. { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
  1521. { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
  1522. { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
  1523. { 0x1002, 0x960c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
  1524. { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
  1525. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1526. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1527. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1528. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
  1529. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
  1530. { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
  1531. { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
  1532. { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
  1533. { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
  1534. { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
  1535. { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
  1536. { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
  1537. { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
  1538. { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1539. { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1540. { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1541. { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1542. { 0, }
  1543. };
  1544. MODULE_DEVICE_TABLE(pci, azx_ids);
  1545. /* pci_driver definition */
  1546. static struct pci_driver driver = {
  1547. .name = "HDA Intel",
  1548. .id_table = azx_ids,
  1549. .probe = azx_probe,
  1550. .remove = __devexit_p(azx_remove),
  1551. #ifdef CONFIG_PM
  1552. .suspend = azx_suspend,
  1553. .resume = azx_resume,
  1554. #endif
  1555. };
  1556. static int __init alsa_card_azx_init(void)
  1557. {
  1558. return pci_register_driver(&driver);
  1559. }
  1560. static void __exit alsa_card_azx_exit(void)
  1561. {
  1562. pci_unregister_driver(&driver);
  1563. }
  1564. module_init(alsa_card_azx_init)
  1565. module_exit(alsa_card_azx_exit)