emu10k1_main.c 62 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942
  1. /*
  2. * Copyright (c) by Jaroslav Kysela <perex@suse.cz>
  3. * Creative Labs, Inc.
  4. * Routines for control of EMU10K1 chips
  5. *
  6. * Copyright (c) by James Courtier-Dutton <James@superbug.co.uk>
  7. * Added support for Audigy 2 Value.
  8. * Added EMU 1010 support.
  9. * General bug fixes and enhancements.
  10. *
  11. *
  12. * BUGS:
  13. * --
  14. *
  15. * TODO:
  16. * --
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. */
  33. #include <sound/driver.h>
  34. #include <linux/delay.h>
  35. #include <linux/init.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/pci.h>
  38. #include <linux/slab.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/mutex.h>
  41. #include <sound/core.h>
  42. #include <sound/emu10k1.h>
  43. #include <linux/firmware.h>
  44. #include "p16v.h"
  45. #include "tina2.h"
  46. #include "p17v.h"
  47. #define HANA_FILENAME "emu/hana.fw"
  48. #define DOCK_FILENAME "emu/audio_dock.fw"
  49. #define EMU1010B_FILENAME "emu/emu1010b.fw"
  50. #define MICRO_DOCK_FILENAME "emu/micro_dock.fw"
  51. #define EMU1010_NOTEBOOK_FILENAME "emu/emu1010_notebook.fw"
  52. MODULE_FIRMWARE(HANA_FILENAME);
  53. MODULE_FIRMWARE(DOCK_FILENAME);
  54. MODULE_FIRMWARE(EMU1010B_FILENAME);
  55. MODULE_FIRMWARE(MICRO_DOCK_FILENAME);
  56. MODULE_FIRMWARE(EMU1010_NOTEBOOK_FILENAME);
  57. /*************************************************************************
  58. * EMU10K1 init / done
  59. *************************************************************************/
  60. void snd_emu10k1_voice_init(struct snd_emu10k1 * emu, int ch)
  61. {
  62. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  63. snd_emu10k1_ptr_write(emu, IP, ch, 0);
  64. snd_emu10k1_ptr_write(emu, VTFT, ch, 0xffff);
  65. snd_emu10k1_ptr_write(emu, CVCF, ch, 0xffff);
  66. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  67. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  68. snd_emu10k1_ptr_write(emu, CCR, ch, 0);
  69. snd_emu10k1_ptr_write(emu, PSST, ch, 0);
  70. snd_emu10k1_ptr_write(emu, DSL, ch, 0x10);
  71. snd_emu10k1_ptr_write(emu, CCCA, ch, 0);
  72. snd_emu10k1_ptr_write(emu, Z1, ch, 0);
  73. snd_emu10k1_ptr_write(emu, Z2, ch, 0);
  74. snd_emu10k1_ptr_write(emu, FXRT, ch, 0x32100000);
  75. snd_emu10k1_ptr_write(emu, ATKHLDM, ch, 0);
  76. snd_emu10k1_ptr_write(emu, DCYSUSM, ch, 0);
  77. snd_emu10k1_ptr_write(emu, IFATN, ch, 0xffff);
  78. snd_emu10k1_ptr_write(emu, PEFE, ch, 0);
  79. snd_emu10k1_ptr_write(emu, FMMOD, ch, 0);
  80. snd_emu10k1_ptr_write(emu, TREMFRQ, ch, 24); /* 1 Hz */
  81. snd_emu10k1_ptr_write(emu, FM2FRQ2, ch, 24); /* 1 Hz */
  82. snd_emu10k1_ptr_write(emu, TEMPENV, ch, 0);
  83. /*** these are last so OFF prevents writing ***/
  84. snd_emu10k1_ptr_write(emu, LFOVAL2, ch, 0);
  85. snd_emu10k1_ptr_write(emu, LFOVAL1, ch, 0);
  86. snd_emu10k1_ptr_write(emu, ATKHLDV, ch, 0);
  87. snd_emu10k1_ptr_write(emu, ENVVOL, ch, 0);
  88. snd_emu10k1_ptr_write(emu, ENVVAL, ch, 0);
  89. /* Audigy extra stuffs */
  90. if (emu->audigy) {
  91. snd_emu10k1_ptr_write(emu, 0x4c, ch, 0); /* ?? */
  92. snd_emu10k1_ptr_write(emu, 0x4d, ch, 0); /* ?? */
  93. snd_emu10k1_ptr_write(emu, 0x4e, ch, 0); /* ?? */
  94. snd_emu10k1_ptr_write(emu, 0x4f, ch, 0); /* ?? */
  95. snd_emu10k1_ptr_write(emu, A_FXRT1, ch, 0x03020100);
  96. snd_emu10k1_ptr_write(emu, A_FXRT2, ch, 0x3f3f3f3f);
  97. snd_emu10k1_ptr_write(emu, A_SENDAMOUNTS, ch, 0);
  98. }
  99. }
  100. static unsigned int spi_dac_init[] = {
  101. 0x00ff,
  102. 0x02ff,
  103. 0x0400,
  104. 0x0520,
  105. 0x0600,
  106. 0x08ff,
  107. 0x0aff,
  108. 0x0cff,
  109. 0x0eff,
  110. 0x10ff,
  111. 0x1200,
  112. 0x1400,
  113. 0x1480,
  114. 0x1800,
  115. 0x1aff,
  116. 0x1cff,
  117. 0x1e00,
  118. 0x0530,
  119. 0x0602,
  120. 0x0622,
  121. 0x1400,
  122. };
  123. static unsigned int i2c_adc_init[][2] = {
  124. { 0x17, 0x00 }, /* Reset */
  125. { 0x07, 0x00 }, /* Timeout */
  126. { 0x0b, 0x22 }, /* Interface control */
  127. { 0x0c, 0x22 }, /* Master mode control */
  128. { 0x0d, 0x08 }, /* Powerdown control */
  129. { 0x0e, 0xcf }, /* Attenuation Left 0x01 = -103dB, 0xff = 24dB */
  130. { 0x0f, 0xcf }, /* Attenuation Right 0.5dB steps */
  131. { 0x10, 0x7b }, /* ALC Control 1 */
  132. { 0x11, 0x00 }, /* ALC Control 2 */
  133. { 0x12, 0x32 }, /* ALC Control 3 */
  134. { 0x13, 0x00 }, /* Noise gate control */
  135. { 0x14, 0xa6 }, /* Limiter control */
  136. { 0x15, ADC_MUX_2 }, /* ADC Mixer control. Mic for Audigy 2 ZS Notebook */
  137. };
  138. static int snd_emu10k1_init(struct snd_emu10k1 *emu, int enable_ir, int resume)
  139. {
  140. unsigned int silent_page;
  141. int ch;
  142. u32 tmp;
  143. /* disable audio and lock cache */
  144. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE,
  145. emu->port + HCFG);
  146. /* reset recording buffers */
  147. snd_emu10k1_ptr_write(emu, MICBS, 0, ADCBS_BUFSIZE_NONE);
  148. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  149. snd_emu10k1_ptr_write(emu, FXBS, 0, ADCBS_BUFSIZE_NONE);
  150. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  151. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  152. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  153. /* disable channel interrupt */
  154. outl(0, emu->port + INTE);
  155. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  156. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  157. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  158. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  159. if (emu->audigy){
  160. /* set SPDIF bypass mode */
  161. snd_emu10k1_ptr_write(emu, SPBYPASS, 0, SPBYPASS_FORMAT);
  162. /* enable rear left + rear right AC97 slots */
  163. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_REAR_RIGHT |
  164. AC97SLOT_REAR_LEFT);
  165. }
  166. /* init envelope engine */
  167. for (ch = 0; ch < NUM_G; ch++)
  168. snd_emu10k1_voice_init(emu, ch);
  169. snd_emu10k1_ptr_write(emu, SPCS0, 0, emu->spdif_bits[0]);
  170. snd_emu10k1_ptr_write(emu, SPCS1, 0, emu->spdif_bits[1]);
  171. snd_emu10k1_ptr_write(emu, SPCS2, 0, emu->spdif_bits[2]);
  172. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  173. /* Hacks for Alice3 to work independent of haP16V driver */
  174. //Setup SRCMulti_I2S SamplingRate
  175. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  176. tmp &= 0xfffff1ff;
  177. tmp |= (0x2<<9);
  178. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  179. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  180. snd_emu10k1_ptr20_write(emu, SRCSel, 0, 0x14);
  181. /* Setup SRCMulti Input Audio Enable */
  182. /* Use 0xFFFFFFFF to enable P16V sounds. */
  183. snd_emu10k1_ptr20_write(emu, SRCMULTI_ENABLE, 0, 0xFFFFFFFF);
  184. /* Enabled Phased (8-channel) P16V playback */
  185. outl(0x0201, emu->port + HCFG2);
  186. /* Set playback routing. */
  187. snd_emu10k1_ptr20_write(emu, CAPTURE_P16V_SOURCE, 0, 0x78e4);
  188. }
  189. if (emu->card_capabilities->ca0108_chip) { /* audigy2 Value */
  190. /* Hacks for Alice3 to work independent of haP16V driver */
  191. snd_printk(KERN_INFO "Audigy2 value: Special config.\n");
  192. //Setup SRCMulti_I2S SamplingRate
  193. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  194. tmp &= 0xfffff1ff;
  195. tmp |= (0x2<<9);
  196. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  197. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  198. outl(0x600000, emu->port + 0x20);
  199. outl(0x14, emu->port + 0x24);
  200. /* Setup SRCMulti Input Audio Enable */
  201. outl(0x7b0000, emu->port + 0x20);
  202. outl(0xFF000000, emu->port + 0x24);
  203. /* Setup SPDIF Out Audio Enable */
  204. /* The Audigy 2 Value has a separate SPDIF out,
  205. * so no need for a mixer switch
  206. */
  207. outl(0x7a0000, emu->port + 0x20);
  208. outl(0xFF000000, emu->port + 0x24);
  209. tmp = inl(emu->port + A_IOCFG) & ~0x8; /* Clear bit 3 */
  210. outl(tmp, emu->port + A_IOCFG);
  211. }
  212. if (emu->card_capabilities->spi_dac) { /* Audigy 2 ZS Notebook with DAC Wolfson WM8768/WM8568 */
  213. int size, n;
  214. size = ARRAY_SIZE(spi_dac_init);
  215. for (n = 0; n < size; n++)
  216. snd_emu10k1_spi_write(emu, spi_dac_init[n]);
  217. snd_emu10k1_ptr20_write(emu, 0x60, 0, 0x10);
  218. /* Enable GPIOs
  219. * GPIO0: Unknown
  220. * GPIO1: Speakers-enabled.
  221. * GPIO2: Unknown
  222. * GPIO3: Unknown
  223. * GPIO4: IEC958 Output on.
  224. * GPIO5: Unknown
  225. * GPIO6: Unknown
  226. * GPIO7: Unknown
  227. */
  228. outl(0x76, emu->port + A_IOCFG); /* Windows uses 0x3f76 */
  229. }
  230. if (emu->card_capabilities->i2c_adc) { /* Audigy 2 ZS Notebook with ADC Wolfson WM8775 */
  231. int size, n;
  232. snd_emu10k1_ptr20_write(emu, P17V_I2S_SRC_SEL, 0, 0x2020205f);
  233. tmp = inl(emu->port + A_IOCFG);
  234. outl(tmp | 0x4, emu->port + A_IOCFG); /* Set bit 2 for mic input */
  235. tmp = inl(emu->port + A_IOCFG);
  236. size = ARRAY_SIZE(i2c_adc_init);
  237. for (n = 0; n < size; n++)
  238. snd_emu10k1_i2c_write(emu, i2c_adc_init[n][0], i2c_adc_init[n][1]);
  239. for (n=0; n < 4; n++) {
  240. emu->i2c_capture_volume[n][0]= 0xcf;
  241. emu->i2c_capture_volume[n][1]= 0xcf;
  242. }
  243. }
  244. snd_emu10k1_ptr_write(emu, PTB, 0, emu->ptb_pages.addr);
  245. snd_emu10k1_ptr_write(emu, TCB, 0, 0); /* taken from original driver */
  246. snd_emu10k1_ptr_write(emu, TCBS, 0, 4); /* taken from original driver */
  247. silent_page = (emu->silent_page.addr << 1) | MAP_PTI_MASK;
  248. for (ch = 0; ch < NUM_G; ch++) {
  249. snd_emu10k1_ptr_write(emu, MAPA, ch, silent_page);
  250. snd_emu10k1_ptr_write(emu, MAPB, ch, silent_page);
  251. }
  252. if (emu->card_capabilities->emu1010) {
  253. outl(HCFG_AUTOMUTE_ASYNC |
  254. HCFG_EMU32_SLAVE |
  255. HCFG_AUDIOENABLE, emu->port + HCFG);
  256. /*
  257. * Hokay, setup HCFG
  258. * Mute Disable Audio = 0
  259. * Lock Tank Memory = 1
  260. * Lock Sound Memory = 0
  261. * Auto Mute = 1
  262. */
  263. } else if (emu->audigy) {
  264. if (emu->revision == 4) /* audigy2 */
  265. outl(HCFG_AUDIOENABLE |
  266. HCFG_AC3ENABLE_CDSPDIF |
  267. HCFG_AC3ENABLE_GPSPDIF |
  268. HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  269. else
  270. outl(HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  271. /* FIXME: Remove all these emu->model and replace it with a card recognition parameter,
  272. * e.g. card_capabilities->joystick */
  273. } else if (emu->model == 0x20 ||
  274. emu->model == 0xc400 ||
  275. (emu->model == 0x21 && emu->revision < 6))
  276. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE, emu->port + HCFG);
  277. else
  278. // With on-chip joystick
  279. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  280. if (enable_ir) { /* enable IR for SB Live */
  281. if (emu->card_capabilities->emu1010) {
  282. ; /* Disable all access to A_IOCFG for the emu1010 */
  283. } else if (emu->card_capabilities->i2c_adc) {
  284. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  285. } else if (emu->audigy) {
  286. unsigned int reg = inl(emu->port + A_IOCFG);
  287. outl(reg | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  288. udelay(500);
  289. outl(reg | A_IOCFG_GPOUT1 | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  290. udelay(100);
  291. outl(reg, emu->port + A_IOCFG);
  292. } else {
  293. unsigned int reg = inl(emu->port + HCFG);
  294. outl(reg | HCFG_GPOUT2, emu->port + HCFG);
  295. udelay(500);
  296. outl(reg | HCFG_GPOUT1 | HCFG_GPOUT2, emu->port + HCFG);
  297. udelay(100);
  298. outl(reg, emu->port + HCFG);
  299. }
  300. }
  301. if (emu->card_capabilities->emu1010) {
  302. ; /* Disable all access to A_IOCFG for the emu1010 */
  303. } else if (emu->card_capabilities->i2c_adc) {
  304. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  305. } else if (emu->audigy) { /* enable analog output */
  306. unsigned int reg = inl(emu->port + A_IOCFG);
  307. outl(reg | A_IOCFG_GPOUT0, emu->port + A_IOCFG);
  308. }
  309. return 0;
  310. }
  311. static void snd_emu10k1_audio_enable(struct snd_emu10k1 *emu)
  312. {
  313. /*
  314. * Enable the audio bit
  315. */
  316. outl(inl(emu->port + HCFG) | HCFG_AUDIOENABLE, emu->port + HCFG);
  317. /* Enable analog/digital outs on audigy */
  318. if (emu->card_capabilities->emu1010) {
  319. ; /* Disable all access to A_IOCFG for the emu1010 */
  320. } else if (emu->card_capabilities->i2c_adc) {
  321. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  322. } else if (emu->audigy) {
  323. outl(inl(emu->port + A_IOCFG) & ~0x44, emu->port + A_IOCFG);
  324. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  325. /* Unmute Analog now. Set GPO6 to 1 for Apollo.
  326. * This has to be done after init ALice3 I2SOut beyond 48KHz.
  327. * So, sequence is important. */
  328. outl(inl(emu->port + A_IOCFG) | 0x0040, emu->port + A_IOCFG);
  329. } else if (emu->card_capabilities->ca0108_chip) { /* audigy2 value */
  330. /* Unmute Analog now. */
  331. outl(inl(emu->port + A_IOCFG) | 0x0060, emu->port + A_IOCFG);
  332. } else {
  333. /* Disable routing from AC97 line out to Front speakers */
  334. outl(inl(emu->port + A_IOCFG) | 0x0080, emu->port + A_IOCFG);
  335. }
  336. }
  337. #if 0
  338. {
  339. unsigned int tmp;
  340. /* FIXME: the following routine disables LiveDrive-II !! */
  341. // TOSLink detection
  342. emu->tos_link = 0;
  343. tmp = inl(emu->port + HCFG);
  344. if (tmp & (HCFG_GPINPUT0 | HCFG_GPINPUT1)) {
  345. outl(tmp|0x800, emu->port + HCFG);
  346. udelay(50);
  347. if (tmp != (inl(emu->port + HCFG) & ~0x800)) {
  348. emu->tos_link = 1;
  349. outl(tmp, emu->port + HCFG);
  350. }
  351. }
  352. }
  353. #endif
  354. snd_emu10k1_intr_enable(emu, INTE_PCIERRORENABLE);
  355. }
  356. int snd_emu10k1_done(struct snd_emu10k1 * emu)
  357. {
  358. int ch;
  359. outl(0, emu->port + INTE);
  360. /*
  361. * Shutdown the chip
  362. */
  363. for (ch = 0; ch < NUM_G; ch++)
  364. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  365. for (ch = 0; ch < NUM_G; ch++) {
  366. snd_emu10k1_ptr_write(emu, VTFT, ch, 0);
  367. snd_emu10k1_ptr_write(emu, CVCF, ch, 0);
  368. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  369. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  370. }
  371. /* reset recording buffers */
  372. snd_emu10k1_ptr_write(emu, MICBS, 0, 0);
  373. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  374. snd_emu10k1_ptr_write(emu, FXBS, 0, 0);
  375. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  376. snd_emu10k1_ptr_write(emu, FXWC, 0, 0);
  377. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  378. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  379. snd_emu10k1_ptr_write(emu, TCBS, 0, TCBS_BUFFSIZE_16K);
  380. snd_emu10k1_ptr_write(emu, TCB, 0, 0);
  381. if (emu->audigy)
  382. snd_emu10k1_ptr_write(emu, A_DBG, 0, A_DBG_SINGLE_STEP);
  383. else
  384. snd_emu10k1_ptr_write(emu, DBG, 0, EMU10K1_DBG_SINGLE_STEP);
  385. /* disable channel interrupt */
  386. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  387. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  388. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  389. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  390. /* disable audio and lock cache */
  391. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  392. snd_emu10k1_ptr_write(emu, PTB, 0, 0);
  393. return 0;
  394. }
  395. /*************************************************************************
  396. * ECARD functional implementation
  397. *************************************************************************/
  398. /* In A1 Silicon, these bits are in the HC register */
  399. #define HOOKN_BIT (1L << 12)
  400. #define HANDN_BIT (1L << 11)
  401. #define PULSEN_BIT (1L << 10)
  402. #define EC_GDI1 (1 << 13)
  403. #define EC_GDI0 (1 << 14)
  404. #define EC_NUM_CONTROL_BITS 20
  405. #define EC_AC3_DATA_SELN 0x0001L
  406. #define EC_EE_DATA_SEL 0x0002L
  407. #define EC_EE_CNTRL_SELN 0x0004L
  408. #define EC_EECLK 0x0008L
  409. #define EC_EECS 0x0010L
  410. #define EC_EESDO 0x0020L
  411. #define EC_TRIM_CSN 0x0040L
  412. #define EC_TRIM_SCLK 0x0080L
  413. #define EC_TRIM_SDATA 0x0100L
  414. #define EC_TRIM_MUTEN 0x0200L
  415. #define EC_ADCCAL 0x0400L
  416. #define EC_ADCRSTN 0x0800L
  417. #define EC_DACCAL 0x1000L
  418. #define EC_DACMUTEN 0x2000L
  419. #define EC_LEDN 0x4000L
  420. #define EC_SPDIF0_SEL_SHIFT 15
  421. #define EC_SPDIF1_SEL_SHIFT 17
  422. #define EC_SPDIF0_SEL_MASK (0x3L << EC_SPDIF0_SEL_SHIFT)
  423. #define EC_SPDIF1_SEL_MASK (0x7L << EC_SPDIF1_SEL_SHIFT)
  424. #define EC_SPDIF0_SELECT(_x) (((_x) << EC_SPDIF0_SEL_SHIFT) & EC_SPDIF0_SEL_MASK)
  425. #define EC_SPDIF1_SELECT(_x) (((_x) << EC_SPDIF1_SEL_SHIFT) & EC_SPDIF1_SEL_MASK)
  426. #define EC_CURRENT_PROM_VERSION 0x01 /* Self-explanatory. This should
  427. * be incremented any time the EEPROM's
  428. * format is changed. */
  429. #define EC_EEPROM_SIZE 0x40 /* ECARD EEPROM has 64 16-bit words */
  430. /* Addresses for special values stored in to EEPROM */
  431. #define EC_PROM_VERSION_ADDR 0x20 /* Address of the current prom version */
  432. #define EC_BOARDREV0_ADDR 0x21 /* LSW of board rev */
  433. #define EC_BOARDREV1_ADDR 0x22 /* MSW of board rev */
  434. #define EC_LAST_PROMFILE_ADDR 0x2f
  435. #define EC_SERIALNUM_ADDR 0x30 /* First word of serial number. The
  436. * can be up to 30 characters in length
  437. * and is stored as a NULL-terminated
  438. * ASCII string. Any unused bytes must be
  439. * filled with zeros */
  440. #define EC_CHECKSUM_ADDR 0x3f /* Location at which checksum is stored */
  441. /* Most of this stuff is pretty self-evident. According to the hardware
  442. * dudes, we need to leave the ADCCAL bit low in order to avoid a DC
  443. * offset problem. Weird.
  444. */
  445. #define EC_RAW_RUN_MODE (EC_DACMUTEN | EC_ADCRSTN | EC_TRIM_MUTEN | \
  446. EC_TRIM_CSN)
  447. #define EC_DEFAULT_ADC_GAIN 0xC4C4
  448. #define EC_DEFAULT_SPDIF0_SEL 0x0
  449. #define EC_DEFAULT_SPDIF1_SEL 0x4
  450. /**************************************************************************
  451. * @func Clock bits into the Ecard's control latch. The Ecard uses a
  452. * control latch will is loaded bit-serially by toggling the Modem control
  453. * lines from function 2 on the E8010. This function hides these details
  454. * and presents the illusion that we are actually writing to a distinct
  455. * register.
  456. */
  457. static void snd_emu10k1_ecard_write(struct snd_emu10k1 * emu, unsigned int value)
  458. {
  459. unsigned short count;
  460. unsigned int data;
  461. unsigned long hc_port;
  462. unsigned int hc_value;
  463. hc_port = emu->port + HCFG;
  464. hc_value = inl(hc_port) & ~(HOOKN_BIT | HANDN_BIT | PULSEN_BIT);
  465. outl(hc_value, hc_port);
  466. for (count = 0; count < EC_NUM_CONTROL_BITS; count++) {
  467. /* Set up the value */
  468. data = ((value & 0x1) ? PULSEN_BIT : 0);
  469. value >>= 1;
  470. outl(hc_value | data, hc_port);
  471. /* Clock the shift register */
  472. outl(hc_value | data | HANDN_BIT, hc_port);
  473. outl(hc_value | data, hc_port);
  474. }
  475. /* Latch the bits */
  476. outl(hc_value | HOOKN_BIT, hc_port);
  477. outl(hc_value, hc_port);
  478. }
  479. /**************************************************************************
  480. * @func Set the gain of the ECARD's CS3310 Trim/gain controller. The
  481. * trim value consists of a 16bit value which is composed of two
  482. * 8 bit gain/trim values, one for the left channel and one for the
  483. * right channel. The following table maps from the Gain/Attenuation
  484. * value in decibels into the corresponding bit pattern for a single
  485. * channel.
  486. */
  487. static void snd_emu10k1_ecard_setadcgain(struct snd_emu10k1 * emu,
  488. unsigned short gain)
  489. {
  490. unsigned int bit;
  491. /* Enable writing to the TRIM registers */
  492. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  493. /* Do it again to insure that we meet hold time requirements */
  494. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  495. for (bit = (1 << 15); bit; bit >>= 1) {
  496. unsigned int value;
  497. value = emu->ecard_ctrl & ~(EC_TRIM_CSN | EC_TRIM_SDATA);
  498. if (gain & bit)
  499. value |= EC_TRIM_SDATA;
  500. /* Clock the bit */
  501. snd_emu10k1_ecard_write(emu, value);
  502. snd_emu10k1_ecard_write(emu, value | EC_TRIM_SCLK);
  503. snd_emu10k1_ecard_write(emu, value);
  504. }
  505. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  506. }
  507. static int snd_emu10k1_ecard_init(struct snd_emu10k1 * emu)
  508. {
  509. unsigned int hc_value;
  510. /* Set up the initial settings */
  511. emu->ecard_ctrl = EC_RAW_RUN_MODE |
  512. EC_SPDIF0_SELECT(EC_DEFAULT_SPDIF0_SEL) |
  513. EC_SPDIF1_SELECT(EC_DEFAULT_SPDIF1_SEL);
  514. /* Step 0: Set the codec type in the hardware control register
  515. * and enable audio output */
  516. hc_value = inl(emu->port + HCFG);
  517. outl(hc_value | HCFG_AUDIOENABLE | HCFG_CODECFORMAT_I2S, emu->port + HCFG);
  518. inl(emu->port + HCFG);
  519. /* Step 1: Turn off the led and deassert TRIM_CS */
  520. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  521. /* Step 2: Calibrate the ADC and DAC */
  522. snd_emu10k1_ecard_write(emu, EC_DACCAL | EC_LEDN | EC_TRIM_CSN);
  523. /* Step 3: Wait for awhile; XXX We can't get away with this
  524. * under a real operating system; we'll need to block and wait that
  525. * way. */
  526. snd_emu10k1_wait(emu, 48000);
  527. /* Step 4: Switch off the DAC and ADC calibration. Note
  528. * That ADC_CAL is actually an inverted signal, so we assert
  529. * it here to stop calibration. */
  530. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  531. /* Step 4: Switch into run mode */
  532. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  533. /* Step 5: Set the analog input gain */
  534. snd_emu10k1_ecard_setadcgain(emu, EC_DEFAULT_ADC_GAIN);
  535. return 0;
  536. }
  537. static int snd_emu10k1_cardbus_init(struct snd_emu10k1 * emu)
  538. {
  539. unsigned long special_port;
  540. unsigned int value;
  541. /* Special initialisation routine
  542. * before the rest of the IO-Ports become active.
  543. */
  544. special_port = emu->port + 0x38;
  545. value = inl(special_port);
  546. outl(0x00d00000, special_port);
  547. value = inl(special_port);
  548. outl(0x00d00001, special_port);
  549. value = inl(special_port);
  550. outl(0x00d0005f, special_port);
  551. value = inl(special_port);
  552. outl(0x00d0007f, special_port);
  553. value = inl(special_port);
  554. outl(0x0090007f, special_port);
  555. value = inl(special_port);
  556. snd_emu10k1_ptr20_write(emu, TINA2_VOLUME, 0, 0xfefefefe); /* Defaults to 0x30303030 */
  557. return 0;
  558. }
  559. static int snd_emu1010_load_firmware(struct snd_emu10k1 * emu, const char * filename)
  560. {
  561. int err;
  562. int n, i;
  563. int reg;
  564. int value;
  565. const struct firmware *fw_entry;
  566. if ((err = request_firmware(&fw_entry, filename, &emu->pci->dev)) != 0) {
  567. snd_printk(KERN_ERR "firmware: %s not found. Err=%d\n",filename, err);
  568. return err;
  569. }
  570. snd_printk(KERN_INFO "firmware size=0x%zx\n", fw_entry->size);
  571. #if 0
  572. if (fw_entry->size != 0x133a4) {
  573. snd_printk(KERN_ERR "firmware: %s wrong size.\n",filename);
  574. return -EINVAL;
  575. }
  576. #endif
  577. /* The FPGA is a Xilinx Spartan IIE XC2S50E */
  578. /* GPIO7 -> FPGA PGMN
  579. * GPIO6 -> FPGA CCLK
  580. * GPIO5 -> FPGA DIN
  581. * FPGA CONFIG OFF -> FPGA PGMN
  582. */
  583. outl(0x00, emu->port + A_IOCFG); /* Set PGMN low for 1uS. */
  584. udelay(1);
  585. outl(0x80, emu->port + A_IOCFG); /* Leave bit 7 set during netlist setup. */
  586. udelay(100); /* Allow FPGA memory to clean */
  587. for(n = 0; n < fw_entry->size; n++) {
  588. value=fw_entry->data[n];
  589. for(i = 0; i < 8; i++) {
  590. reg = 0x80;
  591. if (value & 0x1)
  592. reg = reg | 0x20;
  593. value = value >> 1;
  594. outl(reg, emu->port + A_IOCFG);
  595. outl(reg | 0x40, emu->port + A_IOCFG);
  596. }
  597. }
  598. /* After programming, set GPIO bit 4 high again. */
  599. outl(0x10, emu->port + A_IOCFG);
  600. release_firmware(fw_entry);
  601. return 0;
  602. }
  603. /*
  604. * EMU-1010 - details found out from this driver, official MS Win drivers,
  605. * testing the card:
  606. *
  607. * Audigy2 (aka Alice2):
  608. * ---------------------
  609. * * communication over PCI
  610. * * conversion of 32-bit data coming over EMU32 links from HANA FPGA
  611. * to 2 x 16-bit, using internal DSP instructions
  612. * * slave mode, clock supplied by HANA
  613. * * linked to HANA using:
  614. * 32 x 32-bit serial EMU32 output channels
  615. * 16 x EMU32 input channels
  616. * (?) x I2S I/O channels (?)
  617. *
  618. * FPGA (aka HANA):
  619. * ---------------
  620. * * provides all (?) physical inputs and outputs of the card
  621. * (ADC, DAC, SPDIF I/O, ADAT I/O, etc.)
  622. * * provides clock signal for the card and Alice2
  623. * * two crystals - for 44.1kHz and 48kHz multiples
  624. * * provides internal routing of signal sources to signal destinations
  625. * * inputs/outputs to Alice2 - see above
  626. *
  627. * Current status of the driver:
  628. * ----------------------------
  629. * * only 44.1/48kHz supported (the MS Win driver supports up to 192 kHz)
  630. * * PCM device nb. 2:
  631. * 16 x 16-bit playback - snd_emu10k1_fx8010_playback_ops
  632. * 16 x 32-bit capture - snd_emu10k1_capture_efx_ops
  633. */
  634. static int snd_emu10k1_emu1010_init(struct snd_emu10k1 * emu)
  635. {
  636. unsigned int i;
  637. int tmp,tmp2;
  638. int reg;
  639. int err;
  640. snd_printk(KERN_INFO "emu1010: Special config.\n");
  641. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  642. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  643. * Mute all codecs.
  644. */
  645. outl(0x0005a00c, emu->port + HCFG);
  646. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  647. * Lock Tank Memory Cache,
  648. * Mute all codecs.
  649. */
  650. outl(0x0005a004, emu->port + HCFG);
  651. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  652. * Mute all codecs.
  653. */
  654. outl(0x0005a000, emu->port + HCFG);
  655. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  656. * Mute all codecs.
  657. */
  658. outl(0x0005a000, emu->port + HCFG);
  659. /* Disable 48Volt power to Audio Dock */
  660. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0 );
  661. /* ID, should read & 0x7f = 0x55. (Bit 7 is the IRQ bit) */
  662. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  663. snd_printdd("reg1=0x%x\n",reg);
  664. if ((reg & 0x3f) == 0x15) {
  665. /* FPGA netlist already present so clear it */
  666. /* Return to programming mode */
  667. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0x02 );
  668. }
  669. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  670. snd_printdd("reg2=0x%x\n",reg);
  671. if ((reg & 0x3f) == 0x15) {
  672. /* FPGA failed to return to programming mode */
  673. snd_printk(KERN_INFO "emu1010: FPGA failed to return to programming mode\n");
  674. return -ENODEV;
  675. }
  676. snd_printk(KERN_INFO "emu1010: EMU_HANA_ID=0x%x\n",reg);
  677. if (emu->card_capabilities->emu1010 == 1) {
  678. if ((err = snd_emu1010_load_firmware(emu, HANA_FILENAME)) != 0) {
  679. snd_printk(KERN_INFO "emu1010: Loading Hana Firmware file %s failed\n", HANA_FILENAME);
  680. return err;
  681. }
  682. } else if (emu->card_capabilities->emu1010 == 2) {
  683. if ((err = snd_emu1010_load_firmware(emu, EMU1010B_FILENAME)) != 0) {
  684. snd_printk(KERN_INFO "emu1010: Loading Firmware file %s failed\n", EMU1010B_FILENAME);
  685. return err;
  686. }
  687. } else if (emu->card_capabilities->emu1010 == 3) {
  688. if ((err = snd_emu1010_load_firmware(emu, EMU1010_NOTEBOOK_FILENAME)) != 0) {
  689. snd_printk(KERN_INFO "emu1010: Loading Firmware file %s failed\n", EMU1010_NOTEBOOK_FILENAME);
  690. return err;
  691. }
  692. }
  693. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  694. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  695. if ((reg & 0x3f) != 0x15) {
  696. /* FPGA failed to be programmed */
  697. snd_printk(KERN_INFO "emu1010: Loading Hana Firmware file failed, reg=0x%x\n", reg);
  698. return -ENODEV;
  699. }
  700. snd_printk(KERN_INFO "emu1010: Hana Firmware loaded\n");
  701. snd_emu1010_fpga_read(emu, EMU_HANA_MAJOR_REV, &tmp );
  702. snd_emu1010_fpga_read(emu, EMU_HANA_MINOR_REV, &tmp2 );
  703. snd_printk("Hana ver:%d.%d\n",tmp ,tmp2);
  704. /* Enable 48Volt power to Audio Dock */
  705. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, EMU_HANA_DOCK_PWR_ON );
  706. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  707. snd_printk(KERN_INFO "emu1010: Card options=0x%x\n",reg);
  708. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  709. snd_printk(KERN_INFO "emu1010: Card options=0x%x\n",reg);
  710. snd_emu1010_fpga_read(emu, EMU_HANA_OPTICAL_TYPE, &tmp );
  711. /* ADAT input. */
  712. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x01 );
  713. snd_emu1010_fpga_read(emu, EMU_HANA_ADC_PADS, &tmp );
  714. /* Set no attenuation on Audio Dock pads. */
  715. snd_emu1010_fpga_write(emu, EMU_HANA_ADC_PADS, 0x00 );
  716. emu->emu1010.adc_pads = 0x00;
  717. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp );
  718. /* Unmute Audio dock DACs, Headphone source DAC-4. */
  719. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30 );
  720. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12 );
  721. snd_emu1010_fpga_read(emu, EMU_HANA_DAC_PADS, &tmp );
  722. /* DAC PADs. */
  723. snd_emu1010_fpga_write(emu, EMU_HANA_DAC_PADS, 0x0f );
  724. emu->emu1010.dac_pads = 0x0f;
  725. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp );
  726. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30 );
  727. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp );
  728. /* SPDIF Format. Set Consumer mode, 24bit, copy enable */
  729. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10 );
  730. /* MIDI routing */
  731. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 );
  732. /* Unknown. */
  733. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c );
  734. /* snd_emu1010_fpga_write(emu, 0x09, 0x0f ); // IRQ Enable: All on */
  735. /* IRQ Enable: All off */
  736. snd_emu1010_fpga_write(emu, EMU_HANA_IRQ_ENABLE, 0x00 );
  737. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  738. snd_printk(KERN_INFO "emu1010: Card options3=0x%x\n",reg);
  739. /* Default WCLK set to 48kHz. */
  740. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x00 );
  741. /* Word Clock source, Internal 48kHz x1 */
  742. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K );
  743. //snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X );
  744. /* Audio Dock LEDs. */
  745. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12 );
  746. #if 0
  747. /* For 96kHz */
  748. snd_emu1010_fpga_link_dst_src_write(emu,
  749. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  750. snd_emu1010_fpga_link_dst_src_write(emu,
  751. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  752. snd_emu1010_fpga_link_dst_src_write(emu,
  753. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT2);
  754. snd_emu1010_fpga_link_dst_src_write(emu,
  755. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT2);
  756. #endif
  757. #if 0
  758. /* For 192kHz */
  759. snd_emu1010_fpga_link_dst_src_write(emu,
  760. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  761. snd_emu1010_fpga_link_dst_src_write(emu,
  762. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  763. snd_emu1010_fpga_link_dst_src_write(emu,
  764. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  765. snd_emu1010_fpga_link_dst_src_write(emu,
  766. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_RIGHT2);
  767. snd_emu1010_fpga_link_dst_src_write(emu,
  768. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT3);
  769. snd_emu1010_fpga_link_dst_src_write(emu,
  770. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT3);
  771. snd_emu1010_fpga_link_dst_src_write(emu,
  772. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HAMOA_ADC_LEFT4);
  773. snd_emu1010_fpga_link_dst_src_write(emu,
  774. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HAMOA_ADC_RIGHT4);
  775. #endif
  776. #if 1
  777. /* For 48kHz */
  778. snd_emu1010_fpga_link_dst_src_write(emu,
  779. EMU_DST_ALICE2_EMU32_0, EMU_SRC_DOCK_MIC_A1);
  780. snd_emu1010_fpga_link_dst_src_write(emu,
  781. EMU_DST_ALICE2_EMU32_1, EMU_SRC_DOCK_MIC_B1);
  782. snd_emu1010_fpga_link_dst_src_write(emu,
  783. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  784. snd_emu1010_fpga_link_dst_src_write(emu,
  785. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_LEFT2);
  786. snd_emu1010_fpga_link_dst_src_write(emu,
  787. EMU_DST_ALICE2_EMU32_4, EMU_SRC_DOCK_ADC1_LEFT1);
  788. snd_emu1010_fpga_link_dst_src_write(emu,
  789. EMU_DST_ALICE2_EMU32_5, EMU_SRC_DOCK_ADC1_RIGHT1);
  790. snd_emu1010_fpga_link_dst_src_write(emu,
  791. EMU_DST_ALICE2_EMU32_6, EMU_SRC_DOCK_ADC2_LEFT1);
  792. snd_emu1010_fpga_link_dst_src_write(emu,
  793. EMU_DST_ALICE2_EMU32_7, EMU_SRC_DOCK_ADC2_RIGHT1);
  794. /* Pavel Hofman - setting defaults for 8 more capture channels
  795. * Defaults only, users will set their own values anyways, let's
  796. * just copy/paste.
  797. */
  798. snd_emu1010_fpga_link_dst_src_write(emu,
  799. EMU_DST_ALICE2_EMU32_8, EMU_SRC_DOCK_MIC_A1);
  800. snd_emu1010_fpga_link_dst_src_write(emu,
  801. EMU_DST_ALICE2_EMU32_9, EMU_SRC_DOCK_MIC_B1);
  802. snd_emu1010_fpga_link_dst_src_write(emu,
  803. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HAMOA_ADC_LEFT2);
  804. snd_emu1010_fpga_link_dst_src_write(emu,
  805. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HAMOA_ADC_LEFT2);
  806. snd_emu1010_fpga_link_dst_src_write(emu,
  807. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_ADC1_LEFT1);
  808. snd_emu1010_fpga_link_dst_src_write(emu,
  809. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_ADC1_RIGHT1);
  810. snd_emu1010_fpga_link_dst_src_write(emu,
  811. EMU_DST_ALICE2_EMU32_E, EMU_SRC_DOCK_ADC2_LEFT1);
  812. snd_emu1010_fpga_link_dst_src_write(emu,
  813. EMU_DST_ALICE2_EMU32_F, EMU_SRC_DOCK_ADC2_RIGHT1);
  814. #endif
  815. #if 0
  816. /* Original */
  817. snd_emu1010_fpga_link_dst_src_write(emu,
  818. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HANA_ADAT);
  819. snd_emu1010_fpga_link_dst_src_write(emu,
  820. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HANA_ADAT + 1);
  821. snd_emu1010_fpga_link_dst_src_write(emu,
  822. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HANA_ADAT + 2);
  823. snd_emu1010_fpga_link_dst_src_write(emu,
  824. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HANA_ADAT + 3);
  825. snd_emu1010_fpga_link_dst_src_write(emu,
  826. EMU_DST_ALICE2_EMU32_8, EMU_SRC_HANA_ADAT + 4);
  827. snd_emu1010_fpga_link_dst_src_write(emu,
  828. EMU_DST_ALICE2_EMU32_9, EMU_SRC_HANA_ADAT + 5);
  829. snd_emu1010_fpga_link_dst_src_write(emu,
  830. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HANA_ADAT + 6);
  831. snd_emu1010_fpga_link_dst_src_write(emu,
  832. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HANA_ADAT + 7);
  833. snd_emu1010_fpga_link_dst_src_write(emu,
  834. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_MIC_A1);
  835. snd_emu1010_fpga_link_dst_src_write(emu,
  836. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_MIC_B1);
  837. snd_emu1010_fpga_link_dst_src_write(emu,
  838. EMU_DST_ALICE2_EMU32_E, EMU_SRC_HAMOA_ADC_LEFT2);
  839. snd_emu1010_fpga_link_dst_src_write(emu,
  840. EMU_DST_ALICE2_EMU32_F, EMU_SRC_HAMOA_ADC_LEFT2);
  841. #endif
  842. for (i = 0;i < 0x20; i++ ) {
  843. /* AudioDock Elink <- Silence */
  844. snd_emu1010_fpga_link_dst_src_write(emu, 0x0100+i, EMU_SRC_SILENCE);
  845. }
  846. for (i = 0;i < 4; i++) {
  847. /* Hana SPDIF Out <- Silence */
  848. snd_emu1010_fpga_link_dst_src_write(emu, 0x0200+i, EMU_SRC_SILENCE);
  849. }
  850. for (i = 0;i < 7; i++) {
  851. /* Hamoa DAC <- Silence */
  852. snd_emu1010_fpga_link_dst_src_write(emu, 0x0300+i, EMU_SRC_SILENCE);
  853. }
  854. for (i = 0;i < 7; i++) {
  855. /* Hana ADAT Out <- Silence */
  856. snd_emu1010_fpga_link_dst_src_write(emu, EMU_DST_HANA_ADAT + i, EMU_SRC_SILENCE);
  857. }
  858. snd_emu1010_fpga_link_dst_src_write(emu,
  859. EMU_DST_ALICE_I2S0_LEFT, EMU_SRC_DOCK_ADC1_LEFT1);
  860. snd_emu1010_fpga_link_dst_src_write(emu,
  861. EMU_DST_ALICE_I2S0_RIGHT, EMU_SRC_DOCK_ADC1_RIGHT1);
  862. snd_emu1010_fpga_link_dst_src_write(emu,
  863. EMU_DST_ALICE_I2S1_LEFT, EMU_SRC_DOCK_ADC2_LEFT1);
  864. snd_emu1010_fpga_link_dst_src_write(emu,
  865. EMU_DST_ALICE_I2S1_RIGHT, EMU_SRC_DOCK_ADC2_RIGHT1);
  866. snd_emu1010_fpga_link_dst_src_write(emu,
  867. EMU_DST_ALICE_I2S2_LEFT, EMU_SRC_DOCK_ADC3_LEFT1);
  868. snd_emu1010_fpga_link_dst_src_write(emu,
  869. EMU_DST_ALICE_I2S2_RIGHT, EMU_SRC_DOCK_ADC3_RIGHT1);
  870. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x01 ); // Unmute all
  871. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp );
  872. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  873. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  874. * Mute all codecs.
  875. */
  876. outl(0x0000a000, emu->port + HCFG);
  877. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  878. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  879. * Un-Mute all codecs.
  880. */
  881. outl(0x0000a001, emu->port + HCFG);
  882. /* Initial boot complete. Now patches */
  883. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp );
  884. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 ); /* MIDI Route */
  885. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c ); /* Unknown */
  886. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19 ); /* MIDI Route */
  887. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c ); /* Unknown */
  888. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp );
  889. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10 ); /* SPDIF Format spdif (or 0x11 for aes/ebu) */
  890. /* Delay to allow Audio Dock to settle */
  891. msleep(100);
  892. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp ); /* IRQ Status */
  893. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg ); /* OPTIONS: Which cards are attached to the EMU */
  894. /* FIXME: The loading of this should be able to happen any time,
  895. * as the user can plug/unplug it at any time
  896. */
  897. if (reg & (EMU_HANA_OPTION_DOCK_ONLINE | EMU_HANA_OPTION_DOCK_OFFLINE) ) {
  898. /* Audio Dock attached */
  899. /* Return to Audio Dock programming mode */
  900. snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware\n");
  901. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, EMU_HANA_FPGA_CONFIG_AUDIODOCK );
  902. if (emu->card_capabilities->emu1010 == 1) {
  903. if ((err = snd_emu1010_load_firmware(emu, DOCK_FILENAME)) != 0) {
  904. return err;
  905. }
  906. } else if (emu->card_capabilities->emu1010 == 2) {
  907. if ((err = snd_emu1010_load_firmware(emu, MICRO_DOCK_FILENAME)) != 0) {
  908. return err;
  909. }
  910. } else if (emu->card_capabilities->emu1010 == 3) {
  911. if ((err = snd_emu1010_load_firmware(emu, MICRO_DOCK_FILENAME)) != 0) {
  912. return err;
  913. }
  914. }
  915. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0 );
  916. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &reg );
  917. snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_IRQ_STATUS=0x%x\n",reg);
  918. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  919. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  920. snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_ID=0x%x\n",reg);
  921. if ((reg & 0x3f) != 0x15) {
  922. /* FPGA failed to be programmed */
  923. snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware file failed, reg=0x%x\n", reg);
  924. return 0;
  925. return -ENODEV;
  926. }
  927. snd_printk(KERN_INFO "emu1010: Audio Dock Firmware loaded\n");
  928. snd_emu1010_fpga_read(emu, EMU_DOCK_MAJOR_REV, &tmp );
  929. snd_emu1010_fpga_read(emu, EMU_DOCK_MINOR_REV, &tmp2 );
  930. snd_printk("Audio Dock ver:%d.%d\n",tmp ,tmp2);
  931. }
  932. #if 0
  933. snd_emu1010_fpga_link_dst_src_write(emu,
  934. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32B + 2); /* ALICE2 bus 0xa2 */
  935. snd_emu1010_fpga_link_dst_src_write(emu,
  936. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32B + 3); /* ALICE2 bus 0xa3 */
  937. snd_emu1010_fpga_link_dst_src_write(emu,
  938. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 2); /* ALICE2 bus 0xb2 */
  939. snd_emu1010_fpga_link_dst_src_write(emu,
  940. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 3); /* ALICE2 bus 0xb3 */
  941. #endif
  942. /* Default outputs */
  943. snd_emu1010_fpga_link_dst_src_write(emu,
  944. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  945. emu->emu1010.output_source[0] = 21;
  946. snd_emu1010_fpga_link_dst_src_write(emu,
  947. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  948. emu->emu1010.output_source[1] = 22;
  949. snd_emu1010_fpga_link_dst_src_write(emu,
  950. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  951. emu->emu1010.output_source[2] = 23;
  952. snd_emu1010_fpga_link_dst_src_write(emu,
  953. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  954. emu->emu1010.output_source[3] = 24;
  955. snd_emu1010_fpga_link_dst_src_write(emu,
  956. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  957. emu->emu1010.output_source[4] = 25;
  958. snd_emu1010_fpga_link_dst_src_write(emu,
  959. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  960. emu->emu1010.output_source[5] = 26;
  961. snd_emu1010_fpga_link_dst_src_write(emu,
  962. EMU_DST_DOCK_DAC4_LEFT1, EMU_SRC_ALICE_EMU32A + 6);
  963. emu->emu1010.output_source[6] = 27;
  964. snd_emu1010_fpga_link_dst_src_write(emu,
  965. EMU_DST_DOCK_DAC4_RIGHT1, EMU_SRC_ALICE_EMU32A + 7);
  966. emu->emu1010.output_source[7] = 28;
  967. snd_emu1010_fpga_link_dst_src_write(emu,
  968. EMU_DST_DOCK_PHONES_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  969. emu->emu1010.output_source[8] = 21;
  970. snd_emu1010_fpga_link_dst_src_write(emu,
  971. EMU_DST_DOCK_PHONES_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  972. emu->emu1010.output_source[9] = 22;
  973. snd_emu1010_fpga_link_dst_src_write(emu,
  974. EMU_DST_DOCK_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  975. emu->emu1010.output_source[10] = 21;
  976. snd_emu1010_fpga_link_dst_src_write(emu,
  977. EMU_DST_DOCK_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  978. emu->emu1010.output_source[11] = 22;
  979. snd_emu1010_fpga_link_dst_src_write(emu,
  980. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  981. emu->emu1010.output_source[12] = 21;
  982. snd_emu1010_fpga_link_dst_src_write(emu,
  983. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  984. emu->emu1010.output_source[13] = 22;
  985. snd_emu1010_fpga_link_dst_src_write(emu,
  986. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  987. emu->emu1010.output_source[14] = 21;
  988. snd_emu1010_fpga_link_dst_src_write(emu,
  989. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  990. emu->emu1010.output_source[15] = 22;
  991. snd_emu1010_fpga_link_dst_src_write(emu,
  992. EMU_DST_HANA_ADAT, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  993. emu->emu1010.output_source[16] = 21;
  994. snd_emu1010_fpga_link_dst_src_write(emu,
  995. EMU_DST_HANA_ADAT + 1, EMU_SRC_ALICE_EMU32A + 1);
  996. emu->emu1010.output_source[17] = 22;
  997. snd_emu1010_fpga_link_dst_src_write(emu,
  998. EMU_DST_HANA_ADAT + 2, EMU_SRC_ALICE_EMU32A + 2);
  999. emu->emu1010.output_source[18] = 23;
  1000. snd_emu1010_fpga_link_dst_src_write(emu,
  1001. EMU_DST_HANA_ADAT + 3, EMU_SRC_ALICE_EMU32A + 3);
  1002. emu->emu1010.output_source[19] = 24;
  1003. snd_emu1010_fpga_link_dst_src_write(emu,
  1004. EMU_DST_HANA_ADAT + 4, EMU_SRC_ALICE_EMU32A + 4);
  1005. emu->emu1010.output_source[20] = 25;
  1006. snd_emu1010_fpga_link_dst_src_write(emu,
  1007. EMU_DST_HANA_ADAT + 5, EMU_SRC_ALICE_EMU32A + 5);
  1008. emu->emu1010.output_source[21] = 26;
  1009. snd_emu1010_fpga_link_dst_src_write(emu,
  1010. EMU_DST_HANA_ADAT + 6, EMU_SRC_ALICE_EMU32A + 6);
  1011. emu->emu1010.output_source[22] = 27;
  1012. snd_emu1010_fpga_link_dst_src_write(emu,
  1013. EMU_DST_HANA_ADAT + 7, EMU_SRC_ALICE_EMU32A + 7);
  1014. emu->emu1010.output_source[23] = 28;
  1015. /* TEMP: Select SPDIF in/out */
  1016. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x0); /* Output spdif */
  1017. /* TEMP: Select 48kHz SPDIF out */
  1018. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x0); /* Mute all */
  1019. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x0); /* Default fallback clock 48kHz */
  1020. /* Word Clock source, Internal 48kHz x1 */
  1021. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K );
  1022. //snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X );
  1023. emu->emu1010.internal_clock = 1; /* 48000 */
  1024. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);/* Set LEDs on Audio Dock */
  1025. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x1); /* Unmute all */
  1026. //snd_emu1010_fpga_write(emu, 0x7, 0x0); /* Mute all */
  1027. //snd_emu1010_fpga_write(emu, 0x7, 0x1); /* Unmute all */
  1028. //snd_emu1010_fpga_write(emu, 0xe, 0x12); /* Set LEDs on Audio Dock */
  1029. return 0;
  1030. }
  1031. /*
  1032. * Create the EMU10K1 instance
  1033. */
  1034. #ifdef CONFIG_PM
  1035. static int alloc_pm_buffer(struct snd_emu10k1 *emu);
  1036. static void free_pm_buffer(struct snd_emu10k1 *emu);
  1037. #endif
  1038. static int snd_emu10k1_free(struct snd_emu10k1 *emu)
  1039. {
  1040. if (emu->port) { /* avoid access to already used hardware */
  1041. snd_emu10k1_fx8010_tram_setup(emu, 0);
  1042. snd_emu10k1_done(emu);
  1043. /* remove reserved page */
  1044. if (emu->reserved_page) {
  1045. snd_emu10k1_synth_free(emu, (struct snd_util_memblk *)emu->reserved_page);
  1046. emu->reserved_page = NULL;
  1047. }
  1048. snd_emu10k1_free_efx(emu);
  1049. }
  1050. if (emu->card_capabilities->emu1010) {
  1051. /* Disable 48Volt power to Audio Dock */
  1052. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0 );
  1053. }
  1054. if (emu->memhdr)
  1055. snd_util_memhdr_free(emu->memhdr);
  1056. if (emu->silent_page.area)
  1057. snd_dma_free_pages(&emu->silent_page);
  1058. if (emu->ptb_pages.area)
  1059. snd_dma_free_pages(&emu->ptb_pages);
  1060. vfree(emu->page_ptr_table);
  1061. vfree(emu->page_addr_table);
  1062. #ifdef CONFIG_PM
  1063. free_pm_buffer(emu);
  1064. #endif
  1065. if (emu->irq >= 0)
  1066. free_irq(emu->irq, emu);
  1067. if (emu->port)
  1068. pci_release_regions(emu->pci);
  1069. if (emu->card_capabilities->ca0151_chip) /* P16V */
  1070. snd_p16v_free(emu);
  1071. pci_disable_device(emu->pci);
  1072. kfree(emu);
  1073. return 0;
  1074. }
  1075. static int snd_emu10k1_dev_free(struct snd_device *device)
  1076. {
  1077. struct snd_emu10k1 *emu = device->device_data;
  1078. return snd_emu10k1_free(emu);
  1079. }
  1080. static struct snd_emu_chip_details emu_chip_details[] = {
  1081. /* Audigy 2 Value AC3 out does not work yet. Need to find out how to turn off interpolators.*/
  1082. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1083. /* DSP: CA0108-IAT
  1084. * DAC: CS4382-KQ
  1085. * ADC: Philips 1361T
  1086. * AC97: STAC9750
  1087. * CA0151: None
  1088. */
  1089. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10011102,
  1090. .driver = "Audigy2", .name = "Audigy 2 Value [SB0400]",
  1091. .id = "Audigy2",
  1092. .emu10k2_chip = 1,
  1093. .ca0108_chip = 1,
  1094. .spk71 = 1,
  1095. .ac97_chip = 1} ,
  1096. /* Audigy4 (Not PRO) SB0610 */
  1097. /* Tested by James@superbug.co.uk 4th April 2006 */
  1098. /* A_IOCFG bits
  1099. * Output
  1100. * 0: ?
  1101. * 1: ?
  1102. * 2: ?
  1103. * 3: 0 - Digital Out, 1 - Line in
  1104. * 4: ?
  1105. * 5: ?
  1106. * 6: ?
  1107. * 7: ?
  1108. * Input
  1109. * 8: ?
  1110. * 9: ?
  1111. * A: Green jack sense (Front)
  1112. * B: ?
  1113. * C: Black jack sense (Rear/Side Right)
  1114. * D: Yellow jack sense (Center/LFE/Side Left)
  1115. * E: ?
  1116. * F: ?
  1117. *
  1118. * Digital Out/Line in switch using A_IOCFG bit 3 (0x08)
  1119. * 0 - Digital Out
  1120. * 1 - Line in
  1121. */
  1122. /* Mic input not tested.
  1123. * Analog CD input not tested
  1124. * Digital Out not tested.
  1125. * Line in working.
  1126. * Audio output 5.1 working. Side outputs not working.
  1127. */
  1128. /* DSP: CA10300-IAT LF
  1129. * DAC: Cirrus Logic CS4382-KQZ
  1130. * ADC: Philips 1361T
  1131. * AC97: Sigmatel STAC9750
  1132. * CA0151: None
  1133. */
  1134. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10211102,
  1135. .driver = "Audigy2", .name = "Audigy 4 [SB0610]",
  1136. .id = "Audigy2",
  1137. .emu10k2_chip = 1,
  1138. .ca0108_chip = 1,
  1139. .spk71 = 1,
  1140. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1141. .ac97_chip = 1} ,
  1142. /* Audigy 2 ZS Notebook Cardbus card.*/
  1143. /* Tested by James@superbug.co.uk 6th November 2006 */
  1144. /* Audio output 7.1/Headphones working.
  1145. * Digital output working. (AC3 not checked, only PCM)
  1146. * Audio Mic/Line inputs working.
  1147. * Digital input not tested.
  1148. */
  1149. /* DSP: Tina2
  1150. * DAC: Wolfson WM8768/WM8568
  1151. * ADC: Wolfson WM8775
  1152. * AC97: None
  1153. * CA0151: None
  1154. */
  1155. /* Tested by James@superbug.co.uk 4th April 2006 */
  1156. /* A_IOCFG bits
  1157. * Output
  1158. * 0: Not Used
  1159. * 1: 0 = Mute all the 7.1 channel out. 1 = unmute.
  1160. * 2: Analog input 0 = line in, 1 = mic in
  1161. * 3: Not Used
  1162. * 4: Digital output 0 = off, 1 = on.
  1163. * 5: Not Used
  1164. * 6: Not Used
  1165. * 7: Not Used
  1166. * Input
  1167. * All bits 1 (0x3fxx) means nothing plugged in.
  1168. * 8-9: 0 = Line in/Mic, 2 = Optical in, 3 = Nothing.
  1169. * A-B: 0 = Headphones, 2 = Optical out, 3 = Nothing.
  1170. * C-D: 2 = Front/Rear/etc, 3 = nothing.
  1171. * E-F: Always 0
  1172. *
  1173. */
  1174. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x20011102,
  1175. .driver = "Audigy2", .name = "Audigy 2 ZS Notebook [SB0530]",
  1176. .id = "Audigy2",
  1177. .emu10k2_chip = 1,
  1178. .ca0108_chip = 1,
  1179. .ca_cardbus_chip = 1,
  1180. .spi_dac = 1,
  1181. .i2c_adc = 1,
  1182. .spk71 = 1} ,
  1183. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x42011102,
  1184. .driver = "Audigy2", .name = "E-mu 1010 Notebook [MAEM8950]",
  1185. .id = "EMU1010",
  1186. .emu10k2_chip = 1,
  1187. .ca0108_chip = 1,
  1188. .ca_cardbus_chip = 1,
  1189. .spk71 = 1 ,
  1190. .emu1010 = 3} ,
  1191. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40041102,
  1192. .driver = "Audigy2", .name = "E-mu 1010b PCI [MAEM????]",
  1193. .id = "EMU1010",
  1194. .emu10k2_chip = 1,
  1195. .ca0108_chip = 1,
  1196. .spk71 = 1 ,
  1197. .emu1010 = 2} ,
  1198. {.vendor = 0x1102, .device = 0x0008,
  1199. .driver = "Audigy2", .name = "Audigy 2 Value [Unknown]",
  1200. .id = "Audigy2",
  1201. .emu10k2_chip = 1,
  1202. .ca0108_chip = 1,
  1203. .ac97_chip = 1} ,
  1204. /* Tested by James@superbug.co.uk 8th July 2005. No sound available yet. */
  1205. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40011102,
  1206. .driver = "Audigy2", .name = "E-mu 1010 [4001]",
  1207. .id = "EMU1010",
  1208. .emu10k2_chip = 1,
  1209. .ca0102_chip = 1,
  1210. .spk71 = 1,
  1211. .emu1010 = 1} ,
  1212. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1213. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20071102,
  1214. .driver = "Audigy2", .name = "Audigy 4 PRO [SB0380]",
  1215. .id = "Audigy2",
  1216. .emu10k2_chip = 1,
  1217. .ca0102_chip = 1,
  1218. .ca0151_chip = 1,
  1219. .spk71 = 1,
  1220. .spdif_bug = 1,
  1221. .ac97_chip = 1} ,
  1222. /* Tested by shane-alsa@cm.nu 5th Nov 2005 */
  1223. /* The 0x20061102 does have SB0350 written on it
  1224. * Just like 0x20021102
  1225. */
  1226. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20061102,
  1227. .driver = "Audigy2", .name = "Audigy 2 [SB0350b]",
  1228. .id = "Audigy2",
  1229. .emu10k2_chip = 1,
  1230. .ca0102_chip = 1,
  1231. .ca0151_chip = 1,
  1232. .spk71 = 1,
  1233. .spdif_bug = 1,
  1234. .ac97_chip = 1} ,
  1235. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20021102,
  1236. .driver = "Audigy2", .name = "Audigy 2 ZS [SB0350]",
  1237. .id = "Audigy2",
  1238. .emu10k2_chip = 1,
  1239. .ca0102_chip = 1,
  1240. .ca0151_chip = 1,
  1241. .spk71 = 1,
  1242. .spdif_bug = 1,
  1243. .ac97_chip = 1} ,
  1244. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20011102,
  1245. .driver = "Audigy2", .name = "Audigy 2 ZS [2001]",
  1246. .id = "Audigy2",
  1247. .emu10k2_chip = 1,
  1248. .ca0102_chip = 1,
  1249. .ca0151_chip = 1,
  1250. .spk71 = 1,
  1251. .spdif_bug = 1,
  1252. .ac97_chip = 1} ,
  1253. /* Audigy 2 */
  1254. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1255. /* DSP: CA0102-IAT
  1256. * DAC: CS4382-KQ
  1257. * ADC: Philips 1361T
  1258. * AC97: STAC9721
  1259. * CA0151: Yes
  1260. */
  1261. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10071102,
  1262. .driver = "Audigy2", .name = "Audigy 2 [SB0240]",
  1263. .id = "Audigy2",
  1264. .emu10k2_chip = 1,
  1265. .ca0102_chip = 1,
  1266. .ca0151_chip = 1,
  1267. .spk71 = 1,
  1268. .spdif_bug = 1,
  1269. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1270. .ac97_chip = 1} ,
  1271. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10051102,
  1272. .driver = "Audigy2", .name = "Audigy 2 EX [1005]",
  1273. .id = "Audigy2",
  1274. .emu10k2_chip = 1,
  1275. .ca0102_chip = 1,
  1276. .ca0151_chip = 1,
  1277. .spk71 = 1,
  1278. .spdif_bug = 1} ,
  1279. /* Dell OEM/Creative Labs Audigy 2 ZS */
  1280. /* See ALSA bug#1365 */
  1281. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10031102,
  1282. .driver = "Audigy2", .name = "Audigy 2 ZS [SB0353]",
  1283. .id = "Audigy2",
  1284. .emu10k2_chip = 1,
  1285. .ca0102_chip = 1,
  1286. .ca0151_chip = 1,
  1287. .spk71 = 1,
  1288. .spdif_bug = 1,
  1289. .ac97_chip = 1} ,
  1290. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10021102,
  1291. .driver = "Audigy2", .name = "Audigy 2 Platinum [SB0240P]",
  1292. .id = "Audigy2",
  1293. .emu10k2_chip = 1,
  1294. .ca0102_chip = 1,
  1295. .ca0151_chip = 1,
  1296. .spk71 = 1,
  1297. .spdif_bug = 1,
  1298. .adc_1361t = 1, /* 24 bit capture instead of 16bit. Fixes ALSA bug#324 */
  1299. .ac97_chip = 1} ,
  1300. {.vendor = 0x1102, .device = 0x0004, .revision = 0x04,
  1301. .driver = "Audigy2", .name = "Audigy 2 [Unknown]",
  1302. .id = "Audigy2",
  1303. .emu10k2_chip = 1,
  1304. .ca0102_chip = 1,
  1305. .ca0151_chip = 1,
  1306. .spdif_bug = 1,
  1307. .ac97_chip = 1} ,
  1308. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00531102,
  1309. .driver = "Audigy", .name = "Audigy 1 [SB0090]",
  1310. .id = "Audigy",
  1311. .emu10k2_chip = 1,
  1312. .ca0102_chip = 1,
  1313. .ac97_chip = 1} ,
  1314. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00521102,
  1315. .driver = "Audigy", .name = "Audigy 1 ES [SB0160]",
  1316. .id = "Audigy",
  1317. .emu10k2_chip = 1,
  1318. .ca0102_chip = 1,
  1319. .spdif_bug = 1,
  1320. .ac97_chip = 1} ,
  1321. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00511102,
  1322. .driver = "Audigy", .name = "Audigy 1 [SB0090]",
  1323. .id = "Audigy",
  1324. .emu10k2_chip = 1,
  1325. .ca0102_chip = 1,
  1326. .ac97_chip = 1} ,
  1327. {.vendor = 0x1102, .device = 0x0004,
  1328. .driver = "Audigy", .name = "Audigy 1 [Unknown]",
  1329. .id = "Audigy",
  1330. .emu10k2_chip = 1,
  1331. .ca0102_chip = 1,
  1332. .ac97_chip = 1} ,
  1333. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806B1102,
  1334. .driver = "EMU10K1", .name = "SBLive! [SB0105]",
  1335. .id = "Live",
  1336. .emu10k1_chip = 1,
  1337. .ac97_chip = 1,
  1338. .sblive51 = 1} ,
  1339. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806A1102,
  1340. .driver = "EMU10K1", .name = "SBLive! Value [SB0103]",
  1341. .id = "Live",
  1342. .emu10k1_chip = 1,
  1343. .ac97_chip = 1,
  1344. .sblive51 = 1} ,
  1345. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80691102,
  1346. .driver = "EMU10K1", .name = "SBLive! Value [SB0101]",
  1347. .id = "Live",
  1348. .emu10k1_chip = 1,
  1349. .ac97_chip = 1,
  1350. .sblive51 = 1} ,
  1351. /* Tested by ALSA bug#1680 26th December 2005 */
  1352. /* note: It really has SB0220 written on the card. */
  1353. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80661102,
  1354. .driver = "EMU10K1", .name = "SB Live 5.1 Dell OEM [SB0220]",
  1355. .id = "Live",
  1356. .emu10k1_chip = 1,
  1357. .ac97_chip = 1,
  1358. .sblive51 = 1} ,
  1359. /* Tested by Thomas Zehetbauer 27th Aug 2005 */
  1360. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80651102,
  1361. .driver = "EMU10K1", .name = "SB Live 5.1 [SB0220]",
  1362. .id = "Live",
  1363. .emu10k1_chip = 1,
  1364. .ac97_chip = 1,
  1365. .sblive51 = 1} ,
  1366. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x100a1102,
  1367. .driver = "EMU10K1", .name = "SB Live 5.1 [SB0220]",
  1368. .id = "Live",
  1369. .emu10k1_chip = 1,
  1370. .ac97_chip = 1,
  1371. .sblive51 = 1} ,
  1372. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80641102,
  1373. .driver = "EMU10K1", .name = "SB Live 5.1",
  1374. .id = "Live",
  1375. .emu10k1_chip = 1,
  1376. .ac97_chip = 1,
  1377. .sblive51 = 1} ,
  1378. /* Tested by alsa bugtrack user "hus" bug #1297 12th Aug 2005 */
  1379. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80611102,
  1380. .driver = "EMU10K1", .name = "SBLive 5.1 [SB0060]",
  1381. .id = "Live",
  1382. .emu10k1_chip = 1,
  1383. .ac97_chip = 2, /* ac97 is optional; both SBLive 5.1 and platinum
  1384. * share the same IDs!
  1385. */
  1386. .sblive51 = 1} ,
  1387. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80511102,
  1388. .driver = "EMU10K1", .name = "SBLive! Value [CT4850]",
  1389. .id = "Live",
  1390. .emu10k1_chip = 1,
  1391. .ac97_chip = 1,
  1392. .sblive51 = 1} ,
  1393. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80401102,
  1394. .driver = "EMU10K1", .name = "SBLive! Platinum [CT4760P]",
  1395. .id = "Live",
  1396. .emu10k1_chip = 1,
  1397. .ac97_chip = 1} ,
  1398. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80321102,
  1399. .driver = "EMU10K1", .name = "SBLive! Value [CT4871]",
  1400. .id = "Live",
  1401. .emu10k1_chip = 1,
  1402. .ac97_chip = 1,
  1403. .sblive51 = 1} ,
  1404. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80311102,
  1405. .driver = "EMU10K1", .name = "SBLive! Value [CT4831]",
  1406. .id = "Live",
  1407. .emu10k1_chip = 1,
  1408. .ac97_chip = 1,
  1409. .sblive51 = 1} ,
  1410. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80281102,
  1411. .driver = "EMU10K1", .name = "SBLive! Value [CT4870]",
  1412. .id = "Live",
  1413. .emu10k1_chip = 1,
  1414. .ac97_chip = 1,
  1415. .sblive51 = 1} ,
  1416. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1417. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80271102,
  1418. .driver = "EMU10K1", .name = "SBLive! Value [CT4832]",
  1419. .id = "Live",
  1420. .emu10k1_chip = 1,
  1421. .ac97_chip = 1,
  1422. .sblive51 = 1} ,
  1423. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80261102,
  1424. .driver = "EMU10K1", .name = "SBLive! Value [CT4830]",
  1425. .id = "Live",
  1426. .emu10k1_chip = 1,
  1427. .ac97_chip = 1,
  1428. .sblive51 = 1} ,
  1429. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80231102,
  1430. .driver = "EMU10K1", .name = "SB PCI512 [CT4790]",
  1431. .id = "Live",
  1432. .emu10k1_chip = 1,
  1433. .ac97_chip = 1,
  1434. .sblive51 = 1} ,
  1435. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80221102,
  1436. .driver = "EMU10K1", .name = "SBLive! Value [CT4780]",
  1437. .id = "Live",
  1438. .emu10k1_chip = 1,
  1439. .ac97_chip = 1,
  1440. .sblive51 = 1} ,
  1441. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x40011102,
  1442. .driver = "EMU10K1", .name = "E-mu APS [4001]",
  1443. .id = "APS",
  1444. .emu10k1_chip = 1,
  1445. .ecard = 1} ,
  1446. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00211102,
  1447. .driver = "EMU10K1", .name = "SBLive! [CT4620]",
  1448. .id = "Live",
  1449. .emu10k1_chip = 1,
  1450. .ac97_chip = 1,
  1451. .sblive51 = 1} ,
  1452. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00201102,
  1453. .driver = "EMU10K1", .name = "SBLive! Value [CT4670]",
  1454. .id = "Live",
  1455. .emu10k1_chip = 1,
  1456. .ac97_chip = 1,
  1457. .sblive51 = 1} ,
  1458. {.vendor = 0x1102, .device = 0x0002,
  1459. .driver = "EMU10K1", .name = "SB Live [Unknown]",
  1460. .id = "Live",
  1461. .emu10k1_chip = 1,
  1462. .ac97_chip = 1,
  1463. .sblive51 = 1} ,
  1464. { } /* terminator */
  1465. };
  1466. int __devinit snd_emu10k1_create(struct snd_card *card,
  1467. struct pci_dev * pci,
  1468. unsigned short extin_mask,
  1469. unsigned short extout_mask,
  1470. long max_cache_bytes,
  1471. int enable_ir,
  1472. uint subsystem,
  1473. struct snd_emu10k1 ** remu)
  1474. {
  1475. struct snd_emu10k1 *emu;
  1476. int idx, err;
  1477. int is_audigy;
  1478. unsigned int silent_page;
  1479. const struct snd_emu_chip_details *c;
  1480. static struct snd_device_ops ops = {
  1481. .dev_free = snd_emu10k1_dev_free,
  1482. };
  1483. *remu = NULL;
  1484. /* enable PCI device */
  1485. if ((err = pci_enable_device(pci)) < 0)
  1486. return err;
  1487. emu = kzalloc(sizeof(*emu), GFP_KERNEL);
  1488. if (emu == NULL) {
  1489. pci_disable_device(pci);
  1490. return -ENOMEM;
  1491. }
  1492. emu->card = card;
  1493. spin_lock_init(&emu->reg_lock);
  1494. spin_lock_init(&emu->emu_lock);
  1495. spin_lock_init(&emu->voice_lock);
  1496. spin_lock_init(&emu->synth_lock);
  1497. spin_lock_init(&emu->memblk_lock);
  1498. mutex_init(&emu->fx8010.lock);
  1499. INIT_LIST_HEAD(&emu->mapped_link_head);
  1500. INIT_LIST_HEAD(&emu->mapped_order_link_head);
  1501. emu->pci = pci;
  1502. emu->irq = -1;
  1503. emu->synth = NULL;
  1504. emu->get_synth_voice = NULL;
  1505. /* read revision & serial */
  1506. emu->revision = pci->revision;
  1507. pci_read_config_dword(pci, PCI_SUBSYSTEM_VENDOR_ID, &emu->serial);
  1508. pci_read_config_word(pci, PCI_SUBSYSTEM_ID, &emu->model);
  1509. snd_printdd("vendor=0x%x, device=0x%x, subsystem_vendor_id=0x%x, subsystem_id=0x%x\n",pci->vendor, pci->device, emu->serial, emu->model);
  1510. for (c = emu_chip_details; c->vendor; c++) {
  1511. if (c->vendor == pci->vendor && c->device == pci->device) {
  1512. if (subsystem) {
  1513. if (c->subsystem && (c->subsystem == subsystem) ) {
  1514. break;
  1515. } else continue;
  1516. } else {
  1517. if (c->subsystem && (c->subsystem != emu->serial) )
  1518. continue;
  1519. if (c->revision && c->revision != emu->revision)
  1520. continue;
  1521. }
  1522. break;
  1523. }
  1524. }
  1525. if (c->vendor == 0) {
  1526. snd_printk(KERN_ERR "emu10k1: Card not recognised\n");
  1527. kfree(emu);
  1528. pci_disable_device(pci);
  1529. return -ENOENT;
  1530. }
  1531. emu->card_capabilities = c;
  1532. if (c->subsystem && !subsystem)
  1533. snd_printdd("Sound card name=%s\n", c->name);
  1534. else if (subsystem)
  1535. snd_printdd("Sound card name=%s, vendor=0x%x, device=0x%x, subsystem=0x%x. Forced to subsytem=0x%x\n",
  1536. c->name, pci->vendor, pci->device, emu->serial, c->subsystem);
  1537. else
  1538. snd_printdd("Sound card name=%s, vendor=0x%x, device=0x%x, subsystem=0x%x.\n",
  1539. c->name, pci->vendor, pci->device, emu->serial);
  1540. if (!*card->id && c->id) {
  1541. int i, n = 0;
  1542. strlcpy(card->id, c->id, sizeof(card->id));
  1543. for (;;) {
  1544. for (i = 0; i < snd_ecards_limit; i++) {
  1545. if (snd_cards[i] && !strcmp(snd_cards[i]->id, card->id))
  1546. break;
  1547. }
  1548. if (i >= snd_ecards_limit)
  1549. break;
  1550. n++;
  1551. if (n >= SNDRV_CARDS)
  1552. break;
  1553. snprintf(card->id, sizeof(card->id), "%s_%d", c->id, n);
  1554. }
  1555. }
  1556. is_audigy = emu->audigy = c->emu10k2_chip;
  1557. /* set the DMA transfer mask */
  1558. emu->dma_mask = is_audigy ? AUDIGY_DMA_MASK : EMU10K1_DMA_MASK;
  1559. if (pci_set_dma_mask(pci, emu->dma_mask) < 0 ||
  1560. pci_set_consistent_dma_mask(pci, emu->dma_mask) < 0) {
  1561. snd_printk(KERN_ERR "architecture does not support PCI busmaster DMA with mask 0x%lx\n", emu->dma_mask);
  1562. kfree(emu);
  1563. pci_disable_device(pci);
  1564. return -ENXIO;
  1565. }
  1566. if (is_audigy)
  1567. emu->gpr_base = A_FXGPREGBASE;
  1568. else
  1569. emu->gpr_base = FXGPREGBASE;
  1570. if ((err = pci_request_regions(pci, "EMU10K1")) < 0) {
  1571. kfree(emu);
  1572. pci_disable_device(pci);
  1573. return err;
  1574. }
  1575. emu->port = pci_resource_start(pci, 0);
  1576. if (request_irq(pci->irq, snd_emu10k1_interrupt, IRQF_SHARED,
  1577. "EMU10K1", emu)) {
  1578. err = -EBUSY;
  1579. goto error;
  1580. }
  1581. emu->irq = pci->irq;
  1582. emu->max_cache_pages = max_cache_bytes >> PAGE_SHIFT;
  1583. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1584. 32 * 1024, &emu->ptb_pages) < 0) {
  1585. err = -ENOMEM;
  1586. goto error;
  1587. }
  1588. emu->page_ptr_table = (void **)vmalloc(emu->max_cache_pages * sizeof(void*));
  1589. emu->page_addr_table = (unsigned long*)vmalloc(emu->max_cache_pages * sizeof(unsigned long));
  1590. if (emu->page_ptr_table == NULL || emu->page_addr_table == NULL) {
  1591. err = -ENOMEM;
  1592. goto error;
  1593. }
  1594. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1595. EMUPAGESIZE, &emu->silent_page) < 0) {
  1596. err = -ENOMEM;
  1597. goto error;
  1598. }
  1599. emu->memhdr = snd_util_memhdr_new(emu->max_cache_pages * PAGE_SIZE);
  1600. if (emu->memhdr == NULL) {
  1601. err = -ENOMEM;
  1602. goto error;
  1603. }
  1604. emu->memhdr->block_extra_size = sizeof(struct snd_emu10k1_memblk) -
  1605. sizeof(struct snd_util_memblk);
  1606. pci_set_master(pci);
  1607. emu->fx8010.fxbus_mask = 0x303f;
  1608. if (extin_mask == 0)
  1609. extin_mask = 0x3fcf;
  1610. if (extout_mask == 0)
  1611. extout_mask = 0x7fff;
  1612. emu->fx8010.extin_mask = extin_mask;
  1613. emu->fx8010.extout_mask = extout_mask;
  1614. emu->enable_ir = enable_ir;
  1615. if (emu->card_capabilities->ca_cardbus_chip) {
  1616. if ((err = snd_emu10k1_cardbus_init(emu)) < 0)
  1617. goto error;
  1618. }
  1619. if (emu->card_capabilities->ecard) {
  1620. if ((err = snd_emu10k1_ecard_init(emu)) < 0)
  1621. goto error;
  1622. } else if (emu->card_capabilities->emu1010) {
  1623. if ((err = snd_emu10k1_emu1010_init(emu)) < 0) {
  1624. snd_emu10k1_free(emu);
  1625. return err;
  1626. }
  1627. } else {
  1628. /* 5.1: Enable the additional AC97 Slots. If the emu10k1 version
  1629. does not support this, it shouldn't do any harm */
  1630. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1631. }
  1632. /* initialize TRAM setup */
  1633. emu->fx8010.itram_size = (16 * 1024)/2;
  1634. emu->fx8010.etram_pages.area = NULL;
  1635. emu->fx8010.etram_pages.bytes = 0;
  1636. /*
  1637. * Init to 0x02109204 :
  1638. * Clock accuracy = 0 (1000ppm)
  1639. * Sample Rate = 2 (48kHz)
  1640. * Audio Channel = 1 (Left of 2)
  1641. * Source Number = 0 (Unspecified)
  1642. * Generation Status = 1 (Original for Cat Code 12)
  1643. * Cat Code = 12 (Digital Signal Mixer)
  1644. * Mode = 0 (Mode 0)
  1645. * Emphasis = 0 (None)
  1646. * CP = 1 (Copyright unasserted)
  1647. * AN = 0 (Audio data)
  1648. * P = 0 (Consumer)
  1649. */
  1650. emu->spdif_bits[0] = emu->spdif_bits[1] =
  1651. emu->spdif_bits[2] = SPCS_CLKACCY_1000PPM | SPCS_SAMPLERATE_48 |
  1652. SPCS_CHANNELNUM_LEFT | SPCS_SOURCENUM_UNSPEC |
  1653. SPCS_GENERATIONSTATUS | 0x00001200 |
  1654. 0x00000000 | SPCS_EMPHASIS_NONE | SPCS_COPYRIGHT;
  1655. emu->reserved_page = (struct snd_emu10k1_memblk *)
  1656. snd_emu10k1_synth_alloc(emu, 4096);
  1657. if (emu->reserved_page)
  1658. emu->reserved_page->map_locked = 1;
  1659. /* Clear silent pages and set up pointers */
  1660. memset(emu->silent_page.area, 0, PAGE_SIZE);
  1661. silent_page = emu->silent_page.addr << 1;
  1662. for (idx = 0; idx < MAXPAGES; idx++)
  1663. ((u32 *)emu->ptb_pages.area)[idx] = cpu_to_le32(silent_page | idx);
  1664. /* set up voice indices */
  1665. for (idx = 0; idx < NUM_G; idx++) {
  1666. emu->voices[idx].emu = emu;
  1667. emu->voices[idx].number = idx;
  1668. }
  1669. if ((err = snd_emu10k1_init(emu, enable_ir, 0)) < 0)
  1670. goto error;
  1671. #ifdef CONFIG_PM
  1672. if ((err = alloc_pm_buffer(emu)) < 0)
  1673. goto error;
  1674. #endif
  1675. /* Initialize the effect engine */
  1676. if ((err = snd_emu10k1_init_efx(emu)) < 0)
  1677. goto error;
  1678. snd_emu10k1_audio_enable(emu);
  1679. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, emu, &ops)) < 0)
  1680. goto error;
  1681. #ifdef CONFIG_PROC_FS
  1682. snd_emu10k1_proc_init(emu);
  1683. #endif
  1684. snd_card_set_dev(card, &pci->dev);
  1685. *remu = emu;
  1686. return 0;
  1687. error:
  1688. snd_emu10k1_free(emu);
  1689. return err;
  1690. }
  1691. #ifdef CONFIG_PM
  1692. static unsigned char saved_regs[] = {
  1693. CPF, PTRX, CVCF, VTFT, Z1, Z2, PSST, DSL, CCCA, CCR, CLP,
  1694. FXRT, MAPA, MAPB, ENVVOL, ATKHLDV, DCYSUSV, LFOVAL1, ENVVAL,
  1695. ATKHLDM, DCYSUSM, LFOVAL2, IP, IFATN, PEFE, FMMOD, TREMFRQ, FM2FRQ2,
  1696. TEMPENV, ADCCR, FXWC, MICBA, ADCBA, FXBA,
  1697. MICBS, ADCBS, FXBS, CDCS, GPSCS, SPCS0, SPCS1, SPCS2,
  1698. SPBYPASS, AC97SLOT, CDSRCS, GPSRCS, ZVSRCS, MICIDX, ADCIDX, FXIDX,
  1699. 0xff /* end */
  1700. };
  1701. static unsigned char saved_regs_audigy[] = {
  1702. A_ADCIDX, A_MICIDX, A_FXWC1, A_FXWC2, A_SAMPLE_RATE,
  1703. A_FXRT2, A_SENDAMOUNTS, A_FXRT1,
  1704. 0xff /* end */
  1705. };
  1706. static int __devinit alloc_pm_buffer(struct snd_emu10k1 *emu)
  1707. {
  1708. int size;
  1709. size = ARRAY_SIZE(saved_regs);
  1710. if (emu->audigy)
  1711. size += ARRAY_SIZE(saved_regs_audigy);
  1712. emu->saved_ptr = vmalloc(4 * NUM_G * size);
  1713. if (! emu->saved_ptr)
  1714. return -ENOMEM;
  1715. if (snd_emu10k1_efx_alloc_pm_buffer(emu) < 0)
  1716. return -ENOMEM;
  1717. if (emu->card_capabilities->ca0151_chip &&
  1718. snd_p16v_alloc_pm_buffer(emu) < 0)
  1719. return -ENOMEM;
  1720. return 0;
  1721. }
  1722. static void free_pm_buffer(struct snd_emu10k1 *emu)
  1723. {
  1724. vfree(emu->saved_ptr);
  1725. snd_emu10k1_efx_free_pm_buffer(emu);
  1726. if (emu->card_capabilities->ca0151_chip)
  1727. snd_p16v_free_pm_buffer(emu);
  1728. }
  1729. void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu)
  1730. {
  1731. int i;
  1732. unsigned char *reg;
  1733. unsigned int *val;
  1734. val = emu->saved_ptr;
  1735. for (reg = saved_regs; *reg != 0xff; reg++)
  1736. for (i = 0; i < NUM_G; i++, val++)
  1737. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1738. if (emu->audigy) {
  1739. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1740. for (i = 0; i < NUM_G; i++, val++)
  1741. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1742. }
  1743. if (emu->audigy)
  1744. emu->saved_a_iocfg = inl(emu->port + A_IOCFG);
  1745. emu->saved_hcfg = inl(emu->port + HCFG);
  1746. }
  1747. void snd_emu10k1_resume_init(struct snd_emu10k1 *emu)
  1748. {
  1749. if (emu->card_capabilities->ca_cardbus_chip)
  1750. snd_emu10k1_cardbus_init(emu);
  1751. if (emu->card_capabilities->ecard)
  1752. snd_emu10k1_ecard_init(emu);
  1753. else if (emu->card_capabilities->emu1010)
  1754. snd_emu10k1_emu1010_init(emu);
  1755. else
  1756. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1757. snd_emu10k1_init(emu, emu->enable_ir, 1);
  1758. }
  1759. void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu)
  1760. {
  1761. int i;
  1762. unsigned char *reg;
  1763. unsigned int *val;
  1764. snd_emu10k1_audio_enable(emu);
  1765. /* resore for spdif */
  1766. if (emu->audigy)
  1767. outl(emu->saved_a_iocfg, emu->port + A_IOCFG);
  1768. outl(emu->saved_hcfg, emu->port + HCFG);
  1769. val = emu->saved_ptr;
  1770. for (reg = saved_regs; *reg != 0xff; reg++)
  1771. for (i = 0; i < NUM_G; i++, val++)
  1772. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1773. if (emu->audigy) {
  1774. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1775. for (i = 0; i < NUM_G; i++, val++)
  1776. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1777. }
  1778. }
  1779. #endif