cs4231.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. #ifndef __SOUND_CS4231_H
  2. #define __SOUND_CS4231_H
  3. /*
  4. * Copyright (c) by Jaroslav Kysela <perex@suse.cz>
  5. * Definitions for CS4231 & InterWave chips & compatible chips
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. */
  23. #include "control.h"
  24. #include "pcm.h"
  25. #include "timer.h"
  26. /* IO ports */
  27. #define CS4231P(x) (c_d_c_CS4231##x)
  28. #define c_d_c_CS4231REGSEL 0
  29. #define c_d_c_CS4231REG 1
  30. #define c_d_c_CS4231STATUS 2
  31. #define c_d_c_CS4231PIO 3
  32. /* codec registers */
  33. #define CS4231_LEFT_INPUT 0x00 /* left input control */
  34. #define CS4231_RIGHT_INPUT 0x01 /* right input control */
  35. #define CS4231_AUX1_LEFT_INPUT 0x02 /* left AUX1 input control */
  36. #define CS4231_AUX1_RIGHT_INPUT 0x03 /* right AUX1 input control */
  37. #define CS4231_AUX2_LEFT_INPUT 0x04 /* left AUX2 input control */
  38. #define CS4231_AUX2_RIGHT_INPUT 0x05 /* right AUX2 input control */
  39. #define CS4231_LEFT_OUTPUT 0x06 /* left output control register */
  40. #define CS4231_RIGHT_OUTPUT 0x07 /* right output control register */
  41. #define CS4231_PLAYBK_FORMAT 0x08 /* clock and data format - playback - bits 7-0 MCE */
  42. #define CS4231_IFACE_CTRL 0x09 /* interface control - bits 7-2 MCE */
  43. #define CS4231_PIN_CTRL 0x0a /* pin control */
  44. #define CS4231_TEST_INIT 0x0b /* test and initialization */
  45. #define CS4231_MISC_INFO 0x0c /* miscellaneaous information */
  46. #define CS4231_LOOPBACK 0x0d /* loopback control */
  47. #define CS4231_PLY_UPR_CNT 0x0e /* playback upper base count */
  48. #define CS4231_PLY_LWR_CNT 0x0f /* playback lower base count */
  49. #define CS4231_ALT_FEATURE_1 0x10 /* alternate #1 feature enable */
  50. #define AD1845_AF1_MIC_LEFT 0x10 /* alternate #1 feature + MIC left */
  51. #define CS4231_ALT_FEATURE_2 0x11 /* alternate #2 feature enable */
  52. #define AD1845_AF2_MIC_RIGHT 0x11 /* alternate #2 feature + MIC right */
  53. #define CS4231_LEFT_LINE_IN 0x12 /* left line input control */
  54. #define CS4231_RIGHT_LINE_IN 0x13 /* right line input control */
  55. #define CS4231_TIMER_LOW 0x14 /* timer low byte */
  56. #define CS4231_TIMER_HIGH 0x15 /* timer high byte */
  57. #define CS4231_LEFT_MIC_INPUT 0x16 /* left MIC input control register (InterWave only) */
  58. #define AD1845_UPR_FREQ_SEL 0x16 /* upper byte of frequency select */
  59. #define CS4231_RIGHT_MIC_INPUT 0x17 /* right MIC input control register (InterWave only) */
  60. #define AD1845_LWR_FREQ_SEL 0x17 /* lower byte of frequency select */
  61. #define CS4236_EXT_REG 0x17 /* extended register access */
  62. #define CS4231_IRQ_STATUS 0x18 /* irq status register */
  63. #define CS4231_LINE_LEFT_OUTPUT 0x19 /* left line output control register (InterWave only) */
  64. #define CS4231_VERSION 0x19 /* CS4231(A) - version values */
  65. #define CS4231_MONO_CTRL 0x1a /* mono input/output control */
  66. #define CS4231_LINE_RIGHT_OUTPUT 0x1b /* right line output control register (InterWave only) */
  67. #define AD1845_PWR_DOWN 0x1b /* power down control */
  68. #define CS4235_LEFT_MASTER 0x1b /* left master output control */
  69. #define CS4231_REC_FORMAT 0x1c /* clock and data format - record - bits 7-0 MCE */
  70. #define CS4231_PLY_VAR_FREQ 0x1d /* playback variable frequency */
  71. #define AD1845_CLOCK 0x1d /* crystal clock select and total power down */
  72. #define CS4235_RIGHT_MASTER 0x1d /* right master output control */
  73. #define CS4231_REC_UPR_CNT 0x1e /* record upper count */
  74. #define CS4231_REC_LWR_CNT 0x1f /* record lower count */
  75. /* definitions for codec register select port - CODECP( REGSEL ) */
  76. #define CS4231_INIT 0x80 /* CODEC is initializing */
  77. #define CS4231_MCE 0x40 /* mode change enable */
  78. #define CS4231_TRD 0x20 /* transfer request disable */
  79. /* definitions for codec status register - CODECP( STATUS ) */
  80. #define CS4231_GLOBALIRQ 0x01 /* IRQ is active */
  81. /* definitions for codec irq status */
  82. #define CS4231_PLAYBACK_IRQ 0x10
  83. #define CS4231_RECORD_IRQ 0x20
  84. #define CS4231_TIMER_IRQ 0x40
  85. #define CS4231_ALL_IRQS 0x70
  86. #define CS4231_REC_UNDERRUN 0x08
  87. #define CS4231_REC_OVERRUN 0x04
  88. #define CS4231_PLY_OVERRUN 0x02
  89. #define CS4231_PLY_UNDERRUN 0x01
  90. /* definitions for CS4231_LEFT_INPUT and CS4231_RIGHT_INPUT registers */
  91. #define CS4231_ENABLE_MIC_GAIN 0x20
  92. #define CS4231_MIXS_LINE 0x00
  93. #define CS4231_MIXS_AUX1 0x40
  94. #define CS4231_MIXS_MIC 0x80
  95. #define CS4231_MIXS_ALL 0xc0
  96. /* definitions for clock and data format register - CS4231_PLAYBK_FORMAT */
  97. #define CS4231_LINEAR_8 0x00 /* 8-bit unsigned data */
  98. #define CS4231_ALAW_8 0x60 /* 8-bit A-law companded */
  99. #define CS4231_ULAW_8 0x20 /* 8-bit U-law companded */
  100. #define CS4231_LINEAR_16 0x40 /* 16-bit twos complement data - little endian */
  101. #define CS4231_LINEAR_16_BIG 0xc0 /* 16-bit twos complement data - big endian */
  102. #define CS4231_ADPCM_16 0xa0 /* 16-bit ADPCM */
  103. #define CS4231_STEREO 0x10 /* stereo mode */
  104. /* bits 3-1 define frequency divisor */
  105. #define CS4231_XTAL1 0x00 /* 24.576 crystal */
  106. #define CS4231_XTAL2 0x01 /* 16.9344 crystal */
  107. /* definitions for interface control register - CS4231_IFACE_CTRL */
  108. #define CS4231_RECORD_PIO 0x80 /* record PIO enable */
  109. #define CS4231_PLAYBACK_PIO 0x40 /* playback PIO enable */
  110. #define CS4231_CALIB_MODE 0x18 /* calibration mode bits */
  111. #define CS4231_AUTOCALIB 0x08 /* auto calibrate */
  112. #define CS4231_SINGLE_DMA 0x04 /* use single DMA channel */
  113. #define CS4231_RECORD_ENABLE 0x02 /* record enable */
  114. #define CS4231_PLAYBACK_ENABLE 0x01 /* playback enable */
  115. /* definitions for pin control register - CS4231_PIN_CTRL */
  116. #define CS4231_IRQ_ENABLE 0x02 /* enable IRQ */
  117. #define CS4231_XCTL1 0x40 /* external control #1 */
  118. #define CS4231_XCTL0 0x80 /* external control #0 */
  119. /* definitions for test and init register - CS4231_TEST_INIT */
  120. #define CS4231_CALIB_IN_PROGRESS 0x20 /* auto calibrate in progress */
  121. #define CS4231_DMA_REQUEST 0x10 /* DMA request in progress */
  122. /* definitions for misc control register - CS4231_MISC_INFO */
  123. #define CS4231_MODE2 0x40 /* MODE 2 */
  124. #define CS4231_IW_MODE3 0x6c /* MODE 3 - InterWave enhanced mode */
  125. #define CS4231_4236_MODE3 0xe0 /* MODE 3 - CS4236+ enhanced mode */
  126. /* definitions for alternate feature 1 register - CS4231_ALT_FEATURE_1 */
  127. #define CS4231_DACZ 0x01 /* zero DAC when underrun */
  128. #define CS4231_TIMER_ENABLE 0x40 /* codec timer enable */
  129. #define CS4231_OLB 0x80 /* output level bit */
  130. /* definitions for Extended Registers - CS4236+ */
  131. #define CS4236_REG(i23val) (((i23val << 2) & 0x10) | ((i23val >> 4) & 0x0f))
  132. #define CS4236_I23VAL(reg) ((((reg)&0xf) << 4) | (((reg)&0x10) >> 2) | 0x8)
  133. #define CS4236_LEFT_LINE 0x08 /* left LINE alternate volume */
  134. #define CS4236_RIGHT_LINE 0x18 /* right LINE alternate volume */
  135. #define CS4236_LEFT_MIC 0x28 /* left MIC volume */
  136. #define CS4236_RIGHT_MIC 0x38 /* right MIC volume */
  137. #define CS4236_LEFT_MIX_CTRL 0x48 /* synthesis and left input mixer control */
  138. #define CS4236_RIGHT_MIX_CTRL 0x58 /* right input mixer control */
  139. #define CS4236_LEFT_FM 0x68 /* left FM volume */
  140. #define CS4236_RIGHT_FM 0x78 /* right FM volume */
  141. #define CS4236_LEFT_DSP 0x88 /* left DSP serial port volume */
  142. #define CS4236_RIGHT_DSP 0x98 /* right DSP serial port volume */
  143. #define CS4236_RIGHT_LOOPBACK 0xa8 /* right loopback monitor volume */
  144. #define CS4236_DAC_MUTE 0xb8 /* DAC mute and IFSE enable */
  145. #define CS4236_ADC_RATE 0xc8 /* indenpendent ADC sample frequency */
  146. #define CS4236_DAC_RATE 0xd8 /* indenpendent DAC sample frequency */
  147. #define CS4236_LEFT_MASTER 0xe8 /* left master digital audio volume */
  148. #define CS4236_RIGHT_MASTER 0xf8 /* right master digital audio volume */
  149. #define CS4236_LEFT_WAVE 0x0c /* left wavetable serial port volume */
  150. #define CS4236_RIGHT_WAVE 0x1c /* right wavetable serial port volume */
  151. #define CS4236_VERSION 0x9c /* chip version and ID */
  152. /* defines for codec.mode */
  153. #define CS4231_MODE_NONE 0x0000
  154. #define CS4231_MODE_PLAY 0x0001
  155. #define CS4231_MODE_RECORD 0x0002
  156. #define CS4231_MODE_TIMER 0x0004
  157. #define CS4231_MODE_OPEN (CS4231_MODE_PLAY|CS4231_MODE_RECORD|CS4231_MODE_TIMER)
  158. /* defines for codec.hardware */
  159. #define CS4231_HW_DETECT 0x0000 /* let CS4231 driver detect chip */
  160. #define CS4231_HW_DETECT3 0x0001 /* allow mode 3 */
  161. #define CS4231_HW_TYPE_MASK 0xff00 /* type mask */
  162. #define CS4231_HW_CS4231_MASK 0x0100 /* CS4231 serie */
  163. #define CS4231_HW_CS4231 0x0100 /* CS4231 chip */
  164. #define CS4231_HW_CS4231A 0x0101 /* CS4231A chip */
  165. #define CS4231_HW_AD1845 0x0102 /* AD1845 chip */
  166. #define CS4231_HW_CS4232_MASK 0x0200 /* CS4232 serie (has control ports) */
  167. #define CS4231_HW_CS4232 0x0200 /* CS4232 */
  168. #define CS4231_HW_CS4232A 0x0201 /* CS4232A */
  169. #define CS4231_HW_CS4236 0x0202 /* CS4236 */
  170. #define CS4231_HW_CS4236B_MASK 0x0400 /* CS4236B serie (has extended control regs) */
  171. #define CS4231_HW_CS4235 0x0400 /* CS4235 - Crystal Clear (tm) stereo enhancement */
  172. #define CS4231_HW_CS4236B 0x0401 /* CS4236B */
  173. #define CS4231_HW_CS4237B 0x0402 /* CS4237B - SRS 3D */
  174. #define CS4231_HW_CS4238B 0x0403 /* CS4238B - QSOUND 3D */
  175. #define CS4231_HW_CS4239 0x0404 /* CS4239 - Crystal Clear (tm) stereo enhancement */
  176. /* compatible, but clones */
  177. #define CS4231_HW_INTERWAVE 0x1000 /* InterWave chip */
  178. #define CS4231_HW_OPL3SA2 0x1001 /* OPL3-SA2 chip */
  179. /* defines for codec.hwshare */
  180. #define CS4231_HWSHARE_IRQ (1<<0)
  181. #define CS4231_HWSHARE_DMA1 (1<<1)
  182. #define CS4231_HWSHARE_DMA2 (1<<2)
  183. struct snd_cs4231 {
  184. unsigned long port; /* base i/o port */
  185. struct resource *res_port;
  186. unsigned long cport; /* control base i/o port (CS4236) */
  187. struct resource *res_cport;
  188. int irq; /* IRQ line */
  189. int dma1; /* playback DMA */
  190. int dma2; /* record DMA */
  191. unsigned short version; /* version of CODEC chip */
  192. unsigned short mode; /* see to CS4231_MODE_XXXX */
  193. unsigned short hardware; /* see to CS4231_HW_XXXX */
  194. unsigned short hwshare; /* shared resources */
  195. unsigned short single_dma:1, /* forced single DMA mode (GUS 16-bit daughter board) or dma1 == dma2 */
  196. ebus_flag:1; /* SPARC: EBUS present */
  197. struct snd_card *card;
  198. struct snd_pcm *pcm;
  199. struct snd_pcm_substream *playback_substream;
  200. struct snd_pcm_substream *capture_substream;
  201. struct snd_timer *timer;
  202. unsigned char image[32]; /* registers image */
  203. unsigned char eimage[32]; /* extended registers image */
  204. unsigned char cimage[16]; /* control registers image */
  205. int mce_bit;
  206. int calibrate_mute;
  207. int sw_3d_bit;
  208. unsigned int p_dma_size;
  209. unsigned int c_dma_size;
  210. spinlock_t reg_lock;
  211. struct mutex mce_mutex;
  212. struct mutex open_mutex;
  213. int (*rate_constraint) (struct snd_pcm_runtime *runtime);
  214. void (*set_playback_format) (struct snd_cs4231 *chip, struct snd_pcm_hw_params *hw_params, unsigned char pdfr);
  215. void (*set_capture_format) (struct snd_cs4231 *chip, struct snd_pcm_hw_params *hw_params, unsigned char cdfr);
  216. void (*trigger) (struct snd_cs4231 *chip, unsigned int what, int start);
  217. #ifdef CONFIG_PM
  218. void (*suspend) (struct snd_cs4231 *chip);
  219. void (*resume) (struct snd_cs4231 *chip);
  220. #endif
  221. void *dma_private_data;
  222. int (*claim_dma) (struct snd_cs4231 *chip, void *dma_private_data, int dma);
  223. int (*release_dma) (struct snd_cs4231 *chip, void *dma_private_data, int dma);
  224. };
  225. /* exported functions */
  226. void snd_cs4231_out(struct snd_cs4231 *chip, unsigned char reg, unsigned char val);
  227. unsigned char snd_cs4231_in(struct snd_cs4231 *chip, unsigned char reg);
  228. void snd_cs4236_ext_out(struct snd_cs4231 *chip, unsigned char reg, unsigned char val);
  229. unsigned char snd_cs4236_ext_in(struct snd_cs4231 *chip, unsigned char reg);
  230. void snd_cs4231_mce_up(struct snd_cs4231 *chip);
  231. void snd_cs4231_mce_down(struct snd_cs4231 *chip);
  232. irqreturn_t snd_cs4231_interrupt(int irq, void *dev_id);
  233. const char *snd_cs4231_chip_id(struct snd_cs4231 *chip);
  234. int snd_cs4231_create(struct snd_card *card,
  235. unsigned long port,
  236. unsigned long cport,
  237. int irq, int dma1, int dma2,
  238. unsigned short hardware,
  239. unsigned short hwshare,
  240. struct snd_cs4231 ** rchip);
  241. int snd_cs4231_pcm(struct snd_cs4231 * chip, int device, struct snd_pcm **rpcm);
  242. int snd_cs4231_timer(struct snd_cs4231 * chip, int device, struct snd_timer **rtimer);
  243. int snd_cs4231_mixer(struct snd_cs4231 * chip);
  244. int snd_cs4236_create(struct snd_card *card,
  245. unsigned long port,
  246. unsigned long cport,
  247. int irq, int dma1, int dma2,
  248. unsigned short hardware,
  249. unsigned short hwshare,
  250. struct snd_cs4231 ** rchip);
  251. int snd_cs4236_pcm(struct snd_cs4231 * chip, int device, struct snd_pcm **rpcm);
  252. int snd_cs4236_mixer(struct snd_cs4231 * chip);
  253. /*
  254. * mixer library
  255. */
  256. #define CS4231_SINGLE(xname, xindex, reg, shift, mask, invert) \
  257. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, .index = xindex, \
  258. .info = snd_cs4231_info_single, \
  259. .get = snd_cs4231_get_single, .put = snd_cs4231_put_single, \
  260. .private_value = reg | (shift << 8) | (mask << 16) | (invert << 24) }
  261. int snd_cs4231_info_single(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo);
  262. int snd_cs4231_get_single(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol);
  263. int snd_cs4231_put_single(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol);
  264. #define CS4231_DOUBLE(xname, xindex, left_reg, right_reg, shift_left, shift_right, mask, invert) \
  265. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, .index = xindex, \
  266. .info = snd_cs4231_info_double, \
  267. .get = snd_cs4231_get_double, .put = snd_cs4231_put_double, \
  268. .private_value = left_reg | (right_reg << 8) | (shift_left << 16) | (shift_right << 19) | (mask << 24) | (invert << 22) }
  269. int snd_cs4231_info_double(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo);
  270. int snd_cs4231_get_double(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol);
  271. int snd_cs4231_put_double(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol);
  272. #endif /* __SOUND_CS4231_H */