pgtable-3level.h 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. #ifndef _I386_PGTABLE_3LEVEL_H
  2. #define _I386_PGTABLE_3LEVEL_H
  3. /*
  4. * Intel Physical Address Extension (PAE) Mode - three-level page
  5. * tables on PPro+ CPUs.
  6. *
  7. * Copyright (C) 1999 Ingo Molnar <mingo@redhat.com>
  8. */
  9. #define pte_ERROR(e) \
  10. printk("%s:%d: bad pte %p(%08lx%08lx).\n", __FILE__, __LINE__, &(e), (e).pte_high, (e).pte_low)
  11. #define pmd_ERROR(e) \
  12. printk("%s:%d: bad pmd %p(%016Lx).\n", __FILE__, __LINE__, &(e), pmd_val(e))
  13. #define pgd_ERROR(e) \
  14. printk("%s:%d: bad pgd %p(%016Lx).\n", __FILE__, __LINE__, &(e), pgd_val(e))
  15. #define pud_none(pud) 0
  16. #define pud_bad(pud) 0
  17. #define pud_present(pud) 1
  18. /*
  19. * All present pages with !NX bit are kernel-executable:
  20. */
  21. static inline int pte_exec_kernel(pte_t pte)
  22. {
  23. return !(pte_val(pte) & _PAGE_NX);
  24. }
  25. /* Rules for using set_pte: the pte being assigned *must* be
  26. * either not present or in a state where the hardware will
  27. * not attempt to update the pte. In places where this is
  28. * not possible, use pte_get_and_clear to obtain the old pte
  29. * value and then use set_pte to update it. -ben
  30. */
  31. static inline void native_set_pte(pte_t *ptep, pte_t pte)
  32. {
  33. ptep->pte_high = pte.pte_high;
  34. smp_wmb();
  35. ptep->pte_low = pte.pte_low;
  36. }
  37. static inline void native_set_pte_at(struct mm_struct *mm, unsigned long addr,
  38. pte_t *ptep , pte_t pte)
  39. {
  40. native_set_pte(ptep, pte);
  41. }
  42. /*
  43. * Since this is only called on user PTEs, and the page fault handler
  44. * must handle the already racy situation of simultaneous page faults,
  45. * we are justified in merely clearing the PTE present bit, followed
  46. * by a set. The ordering here is important.
  47. */
  48. static inline void native_set_pte_present(struct mm_struct *mm, unsigned long addr,
  49. pte_t *ptep, pte_t pte)
  50. {
  51. ptep->pte_low = 0;
  52. smp_wmb();
  53. ptep->pte_high = pte.pte_high;
  54. smp_wmb();
  55. ptep->pte_low = pte.pte_low;
  56. }
  57. static inline void native_set_pte_atomic(pte_t *ptep, pte_t pte)
  58. {
  59. set_64bit((unsigned long long *)(ptep),native_pte_val(pte));
  60. }
  61. static inline void native_set_pmd(pmd_t *pmdp, pmd_t pmd)
  62. {
  63. set_64bit((unsigned long long *)(pmdp),native_pmd_val(pmd));
  64. }
  65. static inline void native_set_pud(pud_t *pudp, pud_t pud)
  66. {
  67. *pudp = pud;
  68. }
  69. /*
  70. * For PTEs and PDEs, we must clear the P-bit first when clearing a page table
  71. * entry, so clear the bottom half first and enforce ordering with a compiler
  72. * barrier.
  73. */
  74. static inline void native_pte_clear(struct mm_struct *mm, unsigned long addr, pte_t *ptep)
  75. {
  76. ptep->pte_low = 0;
  77. smp_wmb();
  78. ptep->pte_high = 0;
  79. }
  80. static inline void native_pmd_clear(pmd_t *pmd)
  81. {
  82. u32 *tmp = (u32 *)pmd;
  83. *tmp = 0;
  84. smp_wmb();
  85. *(tmp + 1) = 0;
  86. }
  87. #ifndef CONFIG_PARAVIRT
  88. #define set_pte(ptep, pte) native_set_pte(ptep, pte)
  89. #define set_pte_at(mm, addr, ptep, pte) native_set_pte_at(mm, addr, ptep, pte)
  90. #define set_pte_present(mm, addr, ptep, pte) native_set_pte_present(mm, addr, ptep, pte)
  91. #define set_pte_atomic(ptep, pte) native_set_pte_atomic(ptep, pte)
  92. #define set_pmd(pmdp, pmd) native_set_pmd(pmdp, pmd)
  93. #define set_pud(pudp, pud) native_set_pud(pudp, pud)
  94. #define pte_clear(mm, addr, ptep) native_pte_clear(mm, addr, ptep)
  95. #define pmd_clear(pmd) native_pmd_clear(pmd)
  96. #endif
  97. /*
  98. * Pentium-II erratum A13: in PAE mode we explicitly have to flush
  99. * the TLB via cr3 if the top-level pgd is changed...
  100. * We do not let the generic code free and clear pgd entries due to
  101. * this erratum.
  102. */
  103. static inline void pud_clear (pud_t * pud) { }
  104. #define pud_page(pud) \
  105. ((struct page *) __va(pud_val(pud) & PAGE_MASK))
  106. #define pud_page_vaddr(pud) \
  107. ((unsigned long) __va(pud_val(pud) & PAGE_MASK))
  108. /* Find an entry in the second-level page table.. */
  109. #define pmd_offset(pud, address) ((pmd_t *) pud_page(*(pud)) + \
  110. pmd_index(address))
  111. #ifdef CONFIG_SMP
  112. static inline pte_t native_ptep_get_and_clear(pte_t *ptep)
  113. {
  114. pte_t res;
  115. /* xchg acts as a barrier before the setting of the high bits */
  116. res.pte_low = xchg(&ptep->pte_low, 0);
  117. res.pte_high = ptep->pte_high;
  118. ptep->pte_high = 0;
  119. return res;
  120. }
  121. #else
  122. #define native_ptep_get_and_clear(xp) native_local_ptep_get_and_clear(xp)
  123. #endif
  124. #define __HAVE_ARCH_PTE_SAME
  125. static inline int pte_same(pte_t a, pte_t b)
  126. {
  127. return a.pte_low == b.pte_low && a.pte_high == b.pte_high;
  128. }
  129. #define pte_page(x) pfn_to_page(pte_pfn(x))
  130. static inline int pte_none(pte_t pte)
  131. {
  132. return !pte.pte_low && !pte.pte_high;
  133. }
  134. static inline unsigned long pte_pfn(pte_t pte)
  135. {
  136. return pte_val(pte) >> PAGE_SHIFT;
  137. }
  138. extern unsigned long long __supported_pte_mask;
  139. static inline pte_t pfn_pte(unsigned long page_nr, pgprot_t pgprot)
  140. {
  141. return __pte((((unsigned long long)page_nr << PAGE_SHIFT) |
  142. pgprot_val(pgprot)) & __supported_pte_mask);
  143. }
  144. static inline pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot)
  145. {
  146. return __pmd((((unsigned long long)page_nr << PAGE_SHIFT) |
  147. pgprot_val(pgprot)) & __supported_pte_mask);
  148. }
  149. /*
  150. * Bits 0, 6 and 7 are taken in the low part of the pte,
  151. * put the 32 bits of offset into the high part.
  152. */
  153. #define pte_to_pgoff(pte) ((pte).pte_high)
  154. #define pgoff_to_pte(off) ((pte_t) { _PAGE_FILE, (off) })
  155. #define PTE_FILE_MAX_BITS 32
  156. /* Encode and de-code a swap entry */
  157. #define __swp_type(x) (((x).val) & 0x1f)
  158. #define __swp_offset(x) ((x).val >> 5)
  159. #define __swp_entry(type, offset) ((swp_entry_t){(type) | (offset) << 5})
  160. #define __pte_to_swp_entry(pte) ((swp_entry_t){ (pte).pte_high })
  161. #define __swp_entry_to_pte(x) ((pte_t){ 0, (x).val })
  162. #define __pmd_free_tlb(tlb, x) do { } while (0)
  163. #endif /* _I386_PGTABLE_3LEVEL_H */