cpufeature_32.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. /*
  2. * cpufeature.h
  3. *
  4. * Defines x86 CPU feature bits
  5. */
  6. #ifndef __ASM_I386_CPUFEATURE_H
  7. #define __ASM_I386_CPUFEATURE_H
  8. #ifndef __ASSEMBLY__
  9. #include <linux/bitops.h>
  10. #endif
  11. #include <asm/required-features.h>
  12. #define NCAPINTS 8 /* N 32-bit words worth of info */
  13. /* Intel-defined CPU features, CPUID level 0x00000001 (edx), word 0 */
  14. #define X86_FEATURE_FPU (0*32+ 0) /* Onboard FPU */
  15. #define X86_FEATURE_VME (0*32+ 1) /* Virtual Mode Extensions */
  16. #define X86_FEATURE_DE (0*32+ 2) /* Debugging Extensions */
  17. #define X86_FEATURE_PSE (0*32+ 3) /* Page Size Extensions */
  18. #define X86_FEATURE_TSC (0*32+ 4) /* Time Stamp Counter */
  19. #define X86_FEATURE_MSR (0*32+ 5) /* Model-Specific Registers, RDMSR, WRMSR */
  20. #define X86_FEATURE_PAE (0*32+ 6) /* Physical Address Extensions */
  21. #define X86_FEATURE_MCE (0*32+ 7) /* Machine Check Architecture */
  22. #define X86_FEATURE_CX8 (0*32+ 8) /* CMPXCHG8 instruction */
  23. #define X86_FEATURE_APIC (0*32+ 9) /* Onboard APIC */
  24. #define X86_FEATURE_SEP (0*32+11) /* SYSENTER/SYSEXIT */
  25. #define X86_FEATURE_MTRR (0*32+12) /* Memory Type Range Registers */
  26. #define X86_FEATURE_PGE (0*32+13) /* Page Global Enable */
  27. #define X86_FEATURE_MCA (0*32+14) /* Machine Check Architecture */
  28. #define X86_FEATURE_CMOV (0*32+15) /* CMOV instruction (FCMOVCC and FCOMI too if FPU present) */
  29. #define X86_FEATURE_PAT (0*32+16) /* Page Attribute Table */
  30. #define X86_FEATURE_PSE36 (0*32+17) /* 36-bit PSEs */
  31. #define X86_FEATURE_PN (0*32+18) /* Processor serial number */
  32. #define X86_FEATURE_CLFLSH (0*32+19) /* Supports the CLFLUSH instruction */
  33. #define X86_FEATURE_DS (0*32+21) /* Debug Store */
  34. #define X86_FEATURE_ACPI (0*32+22) /* ACPI via MSR */
  35. #define X86_FEATURE_MMX (0*32+23) /* Multimedia Extensions */
  36. #define X86_FEATURE_FXSR (0*32+24) /* FXSAVE and FXRSTOR instructions (fast save and restore */
  37. /* of FPU context), and CR4.OSFXSR available */
  38. #define X86_FEATURE_XMM (0*32+25) /* Streaming SIMD Extensions */
  39. #define X86_FEATURE_XMM2 (0*32+26) /* Streaming SIMD Extensions-2 */
  40. #define X86_FEATURE_SELFSNOOP (0*32+27) /* CPU self snoop */
  41. #define X86_FEATURE_HT (0*32+28) /* Hyper-Threading */
  42. #define X86_FEATURE_ACC (0*32+29) /* Automatic clock control */
  43. #define X86_FEATURE_IA64 (0*32+30) /* IA-64 processor */
  44. /* AMD-defined CPU features, CPUID level 0x80000001, word 1 */
  45. /* Don't duplicate feature flags which are redundant with Intel! */
  46. #define X86_FEATURE_SYSCALL (1*32+11) /* SYSCALL/SYSRET */
  47. #define X86_FEATURE_MP (1*32+19) /* MP Capable. */
  48. #define X86_FEATURE_NX (1*32+20) /* Execute Disable */
  49. #define X86_FEATURE_MMXEXT (1*32+22) /* AMD MMX extensions */
  50. #define X86_FEATURE_RDTSCP (1*32+27) /* RDTSCP */
  51. #define X86_FEATURE_LM (1*32+29) /* Long Mode (x86-64) */
  52. #define X86_FEATURE_3DNOWEXT (1*32+30) /* AMD 3DNow! extensions */
  53. #define X86_FEATURE_3DNOW (1*32+31) /* 3DNow! */
  54. /* Transmeta-defined CPU features, CPUID level 0x80860001, word 2 */
  55. #define X86_FEATURE_RECOVERY (2*32+ 0) /* CPU in recovery mode */
  56. #define X86_FEATURE_LONGRUN (2*32+ 1) /* Longrun power control */
  57. #define X86_FEATURE_LRTI (2*32+ 3) /* LongRun table interface */
  58. /* Other features, Linux-defined mapping, word 3 */
  59. /* This range is used for feature bits which conflict or are synthesized */
  60. #define X86_FEATURE_CXMMX (3*32+ 0) /* Cyrix MMX extensions */
  61. #define X86_FEATURE_K6_MTRR (3*32+ 1) /* AMD K6 nonstandard MTRRs */
  62. #define X86_FEATURE_CYRIX_ARR (3*32+ 2) /* Cyrix ARRs (= MTRRs) */
  63. #define X86_FEATURE_CENTAUR_MCR (3*32+ 3) /* Centaur MCRs (= MTRRs) */
  64. /* cpu types for specific tunings: */
  65. #define X86_FEATURE_K8 (3*32+ 4) /* Opteron, Athlon64 */
  66. #define X86_FEATURE_K7 (3*32+ 5) /* Athlon */
  67. #define X86_FEATURE_P3 (3*32+ 6) /* P3 */
  68. #define X86_FEATURE_P4 (3*32+ 7) /* P4 */
  69. #define X86_FEATURE_CONSTANT_TSC (3*32+ 8) /* TSC ticks at a constant rate */
  70. #define X86_FEATURE_UP (3*32+ 9) /* smp kernel running on up */
  71. #define X86_FEATURE_FXSAVE_LEAK (3*32+10) /* FXSAVE leaks FOP/FIP/FOP */
  72. #define X86_FEATURE_ARCH_PERFMON (3*32+11) /* Intel Architectural PerfMon */
  73. #define X86_FEATURE_PEBS (3*32+12) /* Precise-Event Based Sampling */
  74. #define X86_FEATURE_BTS (3*32+13) /* Branch Trace Store */
  75. /* 14 free */
  76. #define X86_FEATURE_SYNC_RDTSC (3*32+15) /* RDTSC synchronizes the CPU */
  77. #define X86_FEATURE_REP_GOOD (3*32+16) /* rep microcode works well on this CPU */
  78. /* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */
  79. #define X86_FEATURE_XMM3 (4*32+ 0) /* Streaming SIMD Extensions-3 */
  80. #define X86_FEATURE_MWAIT (4*32+ 3) /* Monitor/Mwait support */
  81. #define X86_FEATURE_DSCPL (4*32+ 4) /* CPL Qualified Debug Store */
  82. #define X86_FEATURE_EST (4*32+ 7) /* Enhanced SpeedStep */
  83. #define X86_FEATURE_TM2 (4*32+ 8) /* Thermal Monitor 2 */
  84. #define X86_FEATURE_CID (4*32+10) /* Context ID */
  85. #define X86_FEATURE_CX16 (4*32+13) /* CMPXCHG16B */
  86. #define X86_FEATURE_XTPR (4*32+14) /* Send Task Priority Messages */
  87. /* VIA/Cyrix/Centaur-defined CPU features, CPUID level 0xC0000001, word 5 */
  88. #define X86_FEATURE_XSTORE (5*32+ 2) /* on-CPU RNG present (xstore insn) */
  89. #define X86_FEATURE_XSTORE_EN (5*32+ 3) /* on-CPU RNG enabled */
  90. #define X86_FEATURE_XCRYPT (5*32+ 6) /* on-CPU crypto (xcrypt insn) */
  91. #define X86_FEATURE_XCRYPT_EN (5*32+ 7) /* on-CPU crypto enabled */
  92. #define X86_FEATURE_ACE2 (5*32+ 8) /* Advanced Cryptography Engine v2 */
  93. #define X86_FEATURE_ACE2_EN (5*32+ 9) /* ACE v2 enabled */
  94. #define X86_FEATURE_PHE (5*32+ 10) /* PadLock Hash Engine */
  95. #define X86_FEATURE_PHE_EN (5*32+ 11) /* PHE enabled */
  96. #define X86_FEATURE_PMM (5*32+ 12) /* PadLock Montgomery Multiplier */
  97. #define X86_FEATURE_PMM_EN (5*32+ 13) /* PMM enabled */
  98. /* More extended AMD flags: CPUID level 0x80000001, ecx, word 6 */
  99. #define X86_FEATURE_LAHF_LM (6*32+ 0) /* LAHF/SAHF in long mode */
  100. #define X86_FEATURE_CMP_LEGACY (6*32+ 1) /* If yes HyperThreading not valid */
  101. /*
  102. * Auxiliary flags: Linux defined - For features scattered in various
  103. * CPUID levels like 0x6, 0xA etc
  104. */
  105. #define X86_FEATURE_IDA (7*32+ 0) /* Intel Dynamic Acceleration */
  106. #define cpu_has(c, bit) \
  107. (__builtin_constant_p(bit) && \
  108. ( (((bit)>>5)==0 && (1UL<<((bit)&31) & REQUIRED_MASK0)) || \
  109. (((bit)>>5)==1 && (1UL<<((bit)&31) & REQUIRED_MASK1)) || \
  110. (((bit)>>5)==2 && (1UL<<((bit)&31) & REQUIRED_MASK2)) || \
  111. (((bit)>>5)==3 && (1UL<<((bit)&31) & REQUIRED_MASK3)) || \
  112. (((bit)>>5)==4 && (1UL<<((bit)&31) & REQUIRED_MASK4)) || \
  113. (((bit)>>5)==5 && (1UL<<((bit)&31) & REQUIRED_MASK5)) || \
  114. (((bit)>>5)==6 && (1UL<<((bit)&31) & REQUIRED_MASK6)) || \
  115. (((bit)>>5)==7 && (1UL<<((bit)&31) & REQUIRED_MASK7)) ) \
  116. ? 1 : \
  117. test_bit(bit, (c)->x86_capability))
  118. #define boot_cpu_has(bit) cpu_has(&boot_cpu_data, bit)
  119. #define cpu_has_fpu boot_cpu_has(X86_FEATURE_FPU)
  120. #define cpu_has_vme boot_cpu_has(X86_FEATURE_VME)
  121. #define cpu_has_de boot_cpu_has(X86_FEATURE_DE)
  122. #define cpu_has_pse boot_cpu_has(X86_FEATURE_PSE)
  123. #define cpu_has_tsc boot_cpu_has(X86_FEATURE_TSC)
  124. #define cpu_has_pae boot_cpu_has(X86_FEATURE_PAE)
  125. #define cpu_has_pge boot_cpu_has(X86_FEATURE_PGE)
  126. #define cpu_has_apic boot_cpu_has(X86_FEATURE_APIC)
  127. #define cpu_has_sep boot_cpu_has(X86_FEATURE_SEP)
  128. #define cpu_has_mtrr boot_cpu_has(X86_FEATURE_MTRR)
  129. #define cpu_has_mmx boot_cpu_has(X86_FEATURE_MMX)
  130. #define cpu_has_fxsr boot_cpu_has(X86_FEATURE_FXSR)
  131. #define cpu_has_xmm boot_cpu_has(X86_FEATURE_XMM)
  132. #define cpu_has_xmm2 boot_cpu_has(X86_FEATURE_XMM2)
  133. #define cpu_has_xmm3 boot_cpu_has(X86_FEATURE_XMM3)
  134. #define cpu_has_ht boot_cpu_has(X86_FEATURE_HT)
  135. #define cpu_has_mp boot_cpu_has(X86_FEATURE_MP)
  136. #define cpu_has_nx boot_cpu_has(X86_FEATURE_NX)
  137. #define cpu_has_k6_mtrr boot_cpu_has(X86_FEATURE_K6_MTRR)
  138. #define cpu_has_cyrix_arr boot_cpu_has(X86_FEATURE_CYRIX_ARR)
  139. #define cpu_has_centaur_mcr boot_cpu_has(X86_FEATURE_CENTAUR_MCR)
  140. #define cpu_has_xstore boot_cpu_has(X86_FEATURE_XSTORE)
  141. #define cpu_has_xstore_enabled boot_cpu_has(X86_FEATURE_XSTORE_EN)
  142. #define cpu_has_xcrypt boot_cpu_has(X86_FEATURE_XCRYPT)
  143. #define cpu_has_xcrypt_enabled boot_cpu_has(X86_FEATURE_XCRYPT_EN)
  144. #define cpu_has_ace2 boot_cpu_has(X86_FEATURE_ACE2)
  145. #define cpu_has_ace2_enabled boot_cpu_has(X86_FEATURE_ACE2_EN)
  146. #define cpu_has_phe boot_cpu_has(X86_FEATURE_PHE)
  147. #define cpu_has_phe_enabled boot_cpu_has(X86_FEATURE_PHE_EN)
  148. #define cpu_has_pmm boot_cpu_has(X86_FEATURE_PMM)
  149. #define cpu_has_pmm_enabled boot_cpu_has(X86_FEATURE_PMM_EN)
  150. #define cpu_has_ds boot_cpu_has(X86_FEATURE_DS)
  151. #define cpu_has_pebs boot_cpu_has(X86_FEATURE_PEBS)
  152. #define cpu_has_clflush boot_cpu_has(X86_FEATURE_CLFLSH)
  153. #define cpu_has_bts boot_cpu_has(X86_FEATURE_BTS)
  154. #endif /* __ASM_I386_CPUFEATURE_H */
  155. /*
  156. * Local Variables:
  157. * mode:c
  158. * comment-column:42
  159. * End:
  160. */