apicdef_64.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. #ifndef __ASM_APICDEF_H
  2. #define __ASM_APICDEF_H
  3. /*
  4. * Constants for various Intel APICs. (local APIC, IOAPIC, etc.)
  5. *
  6. * Alan Cox <Alan.Cox@linux.org>, 1995.
  7. * Ingo Molnar <mingo@redhat.com>, 1999, 2000
  8. */
  9. #define APIC_DEFAULT_PHYS_BASE 0xfee00000
  10. #define APIC_ID 0x20
  11. #define APIC_ID_MASK (0xFFu<<24)
  12. #define GET_APIC_ID(x) (((x)>>24)&0xFFu)
  13. #define SET_APIC_ID(x) (((x)<<24))
  14. #define APIC_LVR 0x30
  15. #define APIC_LVR_MASK 0xFF00FF
  16. #define GET_APIC_VERSION(x) ((x)&0xFFu)
  17. #define GET_APIC_MAXLVT(x) (((x)>>16)&0xFFu)
  18. #define APIC_INTEGRATED(x) ((x)&0xF0u)
  19. #define APIC_TASKPRI 0x80
  20. #define APIC_TPRI_MASK 0xFFu
  21. #define APIC_ARBPRI 0x90
  22. #define APIC_ARBPRI_MASK 0xFFu
  23. #define APIC_PROCPRI 0xA0
  24. #define APIC_EOI 0xB0
  25. #define APIC_EIO_ACK 0x0 /* Write this to the EOI register */
  26. #define APIC_RRR 0xC0
  27. #define APIC_LDR 0xD0
  28. #define APIC_LDR_MASK (0xFFu<<24)
  29. #define GET_APIC_LOGICAL_ID(x) (((x)>>24)&0xFFu)
  30. #define SET_APIC_LOGICAL_ID(x) (((x)<<24))
  31. #define APIC_ALL_CPUS 0xFFu
  32. #define APIC_DFR 0xE0
  33. #define APIC_DFR_CLUSTER 0x0FFFFFFFul
  34. #define APIC_DFR_FLAT 0xFFFFFFFFul
  35. #define APIC_SPIV 0xF0
  36. #define APIC_SPIV_FOCUS_DISABLED (1<<9)
  37. #define APIC_SPIV_APIC_ENABLED (1<<8)
  38. #define APIC_ISR 0x100
  39. #define APIC_ISR_NR 0x8 /* Number of 32 bit ISR registers. */
  40. #define APIC_TMR 0x180
  41. #define APIC_IRR 0x200
  42. #define APIC_ESR 0x280
  43. #define APIC_ESR_SEND_CS 0x00001
  44. #define APIC_ESR_RECV_CS 0x00002
  45. #define APIC_ESR_SEND_ACC 0x00004
  46. #define APIC_ESR_RECV_ACC 0x00008
  47. #define APIC_ESR_SENDILL 0x00020
  48. #define APIC_ESR_RECVILL 0x00040
  49. #define APIC_ESR_ILLREGA 0x00080
  50. #define APIC_ICR 0x300
  51. #define APIC_DEST_SELF 0x40000
  52. #define APIC_DEST_ALLINC 0x80000
  53. #define APIC_DEST_ALLBUT 0xC0000
  54. #define APIC_ICR_RR_MASK 0x30000
  55. #define APIC_ICR_RR_INVALID 0x00000
  56. #define APIC_ICR_RR_INPROG 0x10000
  57. #define APIC_ICR_RR_VALID 0x20000
  58. #define APIC_INT_LEVELTRIG 0x08000
  59. #define APIC_INT_ASSERT 0x04000
  60. #define APIC_ICR_BUSY 0x01000
  61. #define APIC_DEST_LOGICAL 0x00800
  62. #define APIC_DEST_PHYSICAL 0x00000
  63. #define APIC_DM_FIXED 0x00000
  64. #define APIC_DM_LOWEST 0x00100
  65. #define APIC_DM_SMI 0x00200
  66. #define APIC_DM_REMRD 0x00300
  67. #define APIC_DM_NMI 0x00400
  68. #define APIC_DM_INIT 0x00500
  69. #define APIC_DM_STARTUP 0x00600
  70. #define APIC_DM_EXTINT 0x00700
  71. #define APIC_VECTOR_MASK 0x000FF
  72. #define APIC_ICR2 0x310
  73. #define GET_APIC_DEST_FIELD(x) (((x)>>24)&0xFF)
  74. #define SET_APIC_DEST_FIELD(x) ((x)<<24)
  75. #define APIC_LVTT 0x320
  76. #define APIC_LVTTHMR 0x330
  77. #define APIC_LVTPC 0x340
  78. #define APIC_LVT0 0x350
  79. #define APIC_LVT_TIMER_BASE_MASK (0x3<<18)
  80. #define GET_APIC_TIMER_BASE(x) (((x)>>18)&0x3)
  81. #define SET_APIC_TIMER_BASE(x) (((x)<<18))
  82. #define APIC_TIMER_BASE_CLKIN 0x0
  83. #define APIC_TIMER_BASE_TMBASE 0x1
  84. #define APIC_TIMER_BASE_DIV 0x2
  85. #define APIC_LVT_TIMER_PERIODIC (1<<17)
  86. #define APIC_LVT_MASKED (1<<16)
  87. #define APIC_LVT_LEVEL_TRIGGER (1<<15)
  88. #define APIC_LVT_REMOTE_IRR (1<<14)
  89. #define APIC_INPUT_POLARITY (1<<13)
  90. #define APIC_SEND_PENDING (1<<12)
  91. #define APIC_MODE_MASK 0x700
  92. #define GET_APIC_DELIVERY_MODE(x) (((x)>>8)&0x7)
  93. #define SET_APIC_DELIVERY_MODE(x,y) (((x)&~0x700)|((y)<<8))
  94. #define APIC_MODE_FIXED 0x0
  95. #define APIC_MODE_NMI 0x4
  96. #define APIC_MODE_EXTINT 0x7
  97. #define APIC_LVT1 0x360
  98. #define APIC_LVTERR 0x370
  99. #define APIC_TMICT 0x380
  100. #define APIC_TMCCT 0x390
  101. #define APIC_TDCR 0x3E0
  102. #define APIC_TDR_DIV_TMBASE (1<<2)
  103. #define APIC_TDR_DIV_1 0xB
  104. #define APIC_TDR_DIV_2 0x0
  105. #define APIC_TDR_DIV_4 0x1
  106. #define APIC_TDR_DIV_8 0x2
  107. #define APIC_TDR_DIV_16 0x3
  108. #define APIC_TDR_DIV_32 0x8
  109. #define APIC_TDR_DIV_64 0x9
  110. #define APIC_TDR_DIV_128 0xA
  111. #define APIC_BASE (fix_to_virt(FIX_APIC_BASE))
  112. #define MAX_IO_APICS 128
  113. #define MAX_LOCAL_APIC 256
  114. /*
  115. * All x86-64 systems are xAPIC compatible.
  116. * In the following, "apicid" is a physical APIC ID.
  117. */
  118. #define XAPIC_DEST_CPUS_SHIFT 4
  119. #define XAPIC_DEST_CPUS_MASK ((1u << XAPIC_DEST_CPUS_SHIFT) - 1)
  120. #define XAPIC_DEST_CLUSTER_MASK (XAPIC_DEST_CPUS_MASK << XAPIC_DEST_CPUS_SHIFT)
  121. #define APIC_CLUSTER(apicid) ((apicid) & XAPIC_DEST_CLUSTER_MASK)
  122. #define APIC_CLUSTERID(apicid) (APIC_CLUSTER(apicid) >> XAPIC_DEST_CPUS_SHIFT)
  123. #define APIC_CPUID(apicid) ((apicid) & XAPIC_DEST_CPUS_MASK)
  124. #define NUM_APIC_CLUSTERS ((BAD_APICID + 1) >> XAPIC_DEST_CPUS_SHIFT)
  125. /*
  126. * the local APIC register structure, memory mapped. Not terribly well
  127. * tested, but we might eventually use this one in the future - the
  128. * problem why we cannot use it right now is the P5 APIC, it has an
  129. * errata which cannot take 8-bit reads and writes, only 32-bit ones ...
  130. */
  131. #define u32 unsigned int
  132. struct local_apic {
  133. /*000*/ struct { u32 __reserved[4]; } __reserved_01;
  134. /*010*/ struct { u32 __reserved[4]; } __reserved_02;
  135. /*020*/ struct { /* APIC ID Register */
  136. u32 __reserved_1 : 24,
  137. phys_apic_id : 4,
  138. __reserved_2 : 4;
  139. u32 __reserved[3];
  140. } id;
  141. /*030*/ const
  142. struct { /* APIC Version Register */
  143. u32 version : 8,
  144. __reserved_1 : 8,
  145. max_lvt : 8,
  146. __reserved_2 : 8;
  147. u32 __reserved[3];
  148. } version;
  149. /*040*/ struct { u32 __reserved[4]; } __reserved_03;
  150. /*050*/ struct { u32 __reserved[4]; } __reserved_04;
  151. /*060*/ struct { u32 __reserved[4]; } __reserved_05;
  152. /*070*/ struct { u32 __reserved[4]; } __reserved_06;
  153. /*080*/ struct { /* Task Priority Register */
  154. u32 priority : 8,
  155. __reserved_1 : 24;
  156. u32 __reserved_2[3];
  157. } tpr;
  158. /*090*/ const
  159. struct { /* Arbitration Priority Register */
  160. u32 priority : 8,
  161. __reserved_1 : 24;
  162. u32 __reserved_2[3];
  163. } apr;
  164. /*0A0*/ const
  165. struct { /* Processor Priority Register */
  166. u32 priority : 8,
  167. __reserved_1 : 24;
  168. u32 __reserved_2[3];
  169. } ppr;
  170. /*0B0*/ struct { /* End Of Interrupt Register */
  171. u32 eoi;
  172. u32 __reserved[3];
  173. } eoi;
  174. /*0C0*/ struct { u32 __reserved[4]; } __reserved_07;
  175. /*0D0*/ struct { /* Logical Destination Register */
  176. u32 __reserved_1 : 24,
  177. logical_dest : 8;
  178. u32 __reserved_2[3];
  179. } ldr;
  180. /*0E0*/ struct { /* Destination Format Register */
  181. u32 __reserved_1 : 28,
  182. model : 4;
  183. u32 __reserved_2[3];
  184. } dfr;
  185. /*0F0*/ struct { /* Spurious Interrupt Vector Register */
  186. u32 spurious_vector : 8,
  187. apic_enabled : 1,
  188. focus_cpu : 1,
  189. __reserved_2 : 22;
  190. u32 __reserved_3[3];
  191. } svr;
  192. /*100*/ struct { /* In Service Register */
  193. /*170*/ u32 bitfield;
  194. u32 __reserved[3];
  195. } isr [8];
  196. /*180*/ struct { /* Trigger Mode Register */
  197. /*1F0*/ u32 bitfield;
  198. u32 __reserved[3];
  199. } tmr [8];
  200. /*200*/ struct { /* Interrupt Request Register */
  201. /*270*/ u32 bitfield;
  202. u32 __reserved[3];
  203. } irr [8];
  204. /*280*/ union { /* Error Status Register */
  205. struct {
  206. u32 send_cs_error : 1,
  207. receive_cs_error : 1,
  208. send_accept_error : 1,
  209. receive_accept_error : 1,
  210. __reserved_1 : 1,
  211. send_illegal_vector : 1,
  212. receive_illegal_vector : 1,
  213. illegal_register_address : 1,
  214. __reserved_2 : 24;
  215. u32 __reserved_3[3];
  216. } error_bits;
  217. struct {
  218. u32 errors;
  219. u32 __reserved_3[3];
  220. } all_errors;
  221. } esr;
  222. /*290*/ struct { u32 __reserved[4]; } __reserved_08;
  223. /*2A0*/ struct { u32 __reserved[4]; } __reserved_09;
  224. /*2B0*/ struct { u32 __reserved[4]; } __reserved_10;
  225. /*2C0*/ struct { u32 __reserved[4]; } __reserved_11;
  226. /*2D0*/ struct { u32 __reserved[4]; } __reserved_12;
  227. /*2E0*/ struct { u32 __reserved[4]; } __reserved_13;
  228. /*2F0*/ struct { u32 __reserved[4]; } __reserved_14;
  229. /*300*/ struct { /* Interrupt Command Register 1 */
  230. u32 vector : 8,
  231. delivery_mode : 3,
  232. destination_mode : 1,
  233. delivery_status : 1,
  234. __reserved_1 : 1,
  235. level : 1,
  236. trigger : 1,
  237. __reserved_2 : 2,
  238. shorthand : 2,
  239. __reserved_3 : 12;
  240. u32 __reserved_4[3];
  241. } icr1;
  242. /*310*/ struct { /* Interrupt Command Register 2 */
  243. union {
  244. u32 __reserved_1 : 24,
  245. phys_dest : 4,
  246. __reserved_2 : 4;
  247. u32 __reserved_3 : 24,
  248. logical_dest : 8;
  249. } dest;
  250. u32 __reserved_4[3];
  251. } icr2;
  252. /*320*/ struct { /* LVT - Timer */
  253. u32 vector : 8,
  254. __reserved_1 : 4,
  255. delivery_status : 1,
  256. __reserved_2 : 3,
  257. mask : 1,
  258. timer_mode : 1,
  259. __reserved_3 : 14;
  260. u32 __reserved_4[3];
  261. } lvt_timer;
  262. /*330*/ struct { /* LVT - Thermal Sensor */
  263. u32 vector : 8,
  264. delivery_mode : 3,
  265. __reserved_1 : 1,
  266. delivery_status : 1,
  267. __reserved_2 : 3,
  268. mask : 1,
  269. __reserved_3 : 15;
  270. u32 __reserved_4[3];
  271. } lvt_thermal;
  272. /*340*/ struct { /* LVT - Performance Counter */
  273. u32 vector : 8,
  274. delivery_mode : 3,
  275. __reserved_1 : 1,
  276. delivery_status : 1,
  277. __reserved_2 : 3,
  278. mask : 1,
  279. __reserved_3 : 15;
  280. u32 __reserved_4[3];
  281. } lvt_pc;
  282. /*350*/ struct { /* LVT - LINT0 */
  283. u32 vector : 8,
  284. delivery_mode : 3,
  285. __reserved_1 : 1,
  286. delivery_status : 1,
  287. polarity : 1,
  288. remote_irr : 1,
  289. trigger : 1,
  290. mask : 1,
  291. __reserved_2 : 15;
  292. u32 __reserved_3[3];
  293. } lvt_lint0;
  294. /*360*/ struct { /* LVT - LINT1 */
  295. u32 vector : 8,
  296. delivery_mode : 3,
  297. __reserved_1 : 1,
  298. delivery_status : 1,
  299. polarity : 1,
  300. remote_irr : 1,
  301. trigger : 1,
  302. mask : 1,
  303. __reserved_2 : 15;
  304. u32 __reserved_3[3];
  305. } lvt_lint1;
  306. /*370*/ struct { /* LVT - Error */
  307. u32 vector : 8,
  308. __reserved_1 : 4,
  309. delivery_status : 1,
  310. __reserved_2 : 3,
  311. mask : 1,
  312. __reserved_3 : 15;
  313. u32 __reserved_4[3];
  314. } lvt_error;
  315. /*380*/ struct { /* Timer Initial Count Register */
  316. u32 initial_count;
  317. u32 __reserved_2[3];
  318. } timer_icr;
  319. /*390*/ const
  320. struct { /* Timer Current Count Register */
  321. u32 curr_count;
  322. u32 __reserved_2[3];
  323. } timer_ccr;
  324. /*3A0*/ struct { u32 __reserved[4]; } __reserved_16;
  325. /*3B0*/ struct { u32 __reserved[4]; } __reserved_17;
  326. /*3C0*/ struct { u32 __reserved[4]; } __reserved_18;
  327. /*3D0*/ struct { u32 __reserved[4]; } __reserved_19;
  328. /*3E0*/ struct { /* Timer Divide Configuration Register */
  329. u32 divisor : 4,
  330. __reserved_1 : 28;
  331. u32 __reserved_2[3];
  332. } timer_dcr;
  333. /*3F0*/ struct { u32 __reserved[4]; } __reserved_20;
  334. } __attribute__ ((packed));
  335. #undef u32
  336. #define BAD_APICID 0xFFu
  337. #endif