psrcompat.h 1.9 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344
  1. /* $Id: psrcompat.h,v 1.5 1998/10/06 09:28:39 jj Exp $ */
  2. #ifndef _SPARC64_PSRCOMPAT_H
  3. #define _SPARC64_PSRCOMPAT_H
  4. #include <asm/pstate.h>
  5. /* Old 32-bit PSR fields for the compatibility conversion code. */
  6. #define PSR_CWP 0x0000001f /* current window pointer */
  7. #define PSR_ET 0x00000020 /* enable traps field */
  8. #define PSR_PS 0x00000040 /* previous privilege level */
  9. #define PSR_S 0x00000080 /* current privilege level */
  10. #define PSR_PIL 0x00000f00 /* processor interrupt level */
  11. #define PSR_EF 0x00001000 /* enable floating point */
  12. #define PSR_EC 0x00002000 /* enable co-processor */
  13. #define PSR_LE 0x00008000 /* SuperSparcII little-endian */
  14. #define PSR_ICC 0x00f00000 /* integer condition codes */
  15. #define PSR_C 0x00100000 /* carry bit */
  16. #define PSR_V 0x00200000 /* overflow bit */
  17. #define PSR_Z 0x00400000 /* zero bit */
  18. #define PSR_N 0x00800000 /* negative bit */
  19. #define PSR_VERS 0x0f000000 /* cpu-version field */
  20. #define PSR_IMPL 0xf0000000 /* cpu-implementation field */
  21. #define PSR_V8PLUS 0xff000000 /* fake impl/ver, meaning a 64bit CPU is present */
  22. #define PSR_XCC 0x000f0000 /* if PSR_V8PLUS, this is %xcc */
  23. static inline unsigned int tstate_to_psr(unsigned long tstate)
  24. {
  25. return ((tstate & TSTATE_CWP) |
  26. PSR_S |
  27. ((tstate & TSTATE_ICC) >> 12) |
  28. ((tstate & TSTATE_XCC) >> 20) |
  29. PSR_V8PLUS);
  30. }
  31. static inline unsigned long psr_to_tstate_icc(unsigned int psr)
  32. {
  33. unsigned long tstate = ((unsigned long)(psr & PSR_ICC)) << 12;
  34. if ((psr & (PSR_VERS|PSR_IMPL)) == PSR_V8PLUS)
  35. tstate |= ((unsigned long)(psr & PSR_XCC)) << 20;
  36. return tstate;
  37. }
  38. #endif /* !(_SPARC64_PSRCOMPAT_H) */