mostek.h 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. /* $Id: mostek.h,v 1.4 2001/01/11 15:07:09 davem Exp $
  2. * mostek.h: Describes the various Mostek time of day clock registers.
  3. *
  4. * Copyright (C) 1995 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright (C) 1996 Thomas K. Dyas (tdyas@eden.rutgers.edu)
  6. */
  7. #ifndef _SPARC64_MOSTEK_H
  8. #define _SPARC64_MOSTEK_H
  9. #include <asm/idprom.h>
  10. /* M48T02 Register Map (adapted from Sun NVRAM/Hostid FAQ)
  11. *
  12. * Data
  13. * Address Function
  14. * Bit 7 Bit 6 Bit 5 Bit 4Bit 3 Bit 2 Bit 1 Bit 0
  15. * 7ff - - - - - - - - Year 00-99
  16. * 7fe 0 0 0 - - - - - Month 01-12
  17. * 7fd 0 0 - - - - - - Date 01-31
  18. * 7fc 0 FT 0 0 0 - - - Day 01-07
  19. * 7fb KS 0 - - - - - - Hours 00-23
  20. * 7fa 0 - - - - - - - Minutes 00-59
  21. * 7f9 ST - - - - - - - Seconds 00-59
  22. * 7f8 W R S - - - - - Control
  23. *
  24. * * ST is STOP BIT
  25. * * W is WRITE BIT
  26. * * R is READ BIT
  27. * * S is SIGN BIT
  28. * * FT is FREQ TEST BIT
  29. * * KS is KICK START BIT
  30. */
  31. /* The Mostek 48t02 real time clock and NVRAM chip. The registers
  32. * other than the control register are in binary coded decimal. Some
  33. * control bits also live outside the control register.
  34. *
  35. * We now deal with physical addresses for I/O to the chip. -DaveM
  36. */
  37. static __inline__ u8 mostek_read(void __iomem *addr)
  38. {
  39. u8 ret;
  40. __asm__ __volatile__("lduba [%1] %2, %0"
  41. : "=r" (ret)
  42. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  43. return ret;
  44. }
  45. static __inline__ void mostek_write(void __iomem *addr, u8 val)
  46. {
  47. __asm__ __volatile__("stba %0, [%1] %2"
  48. : /* no outputs */
  49. : "r" (val), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  50. }
  51. #define MOSTEK_EEPROM 0x0000UL
  52. #define MOSTEK_IDPROM 0x07d8UL
  53. #define MOSTEK_CREG 0x07f8UL
  54. #define MOSTEK_SEC 0x07f9UL
  55. #define MOSTEK_MIN 0x07faUL
  56. #define MOSTEK_HOUR 0x07fbUL
  57. #define MOSTEK_DOW 0x07fcUL
  58. #define MOSTEK_DOM 0x07fdUL
  59. #define MOSTEK_MONTH 0x07feUL
  60. #define MOSTEK_YEAR 0x07ffUL
  61. extern spinlock_t mostek_lock;
  62. extern void __iomem *mstk48t02_regs;
  63. /* Control register values. */
  64. #define MSTK_CREG_WRITE 0x80 /* Must set this before placing values. */
  65. #define MSTK_CREG_READ 0x40 /* Stop updates to allow a clean read. */
  66. #define MSTK_CREG_SIGN 0x20 /* Slow/speed clock in calibration mode. */
  67. /* Control bits that live in the other registers. */
  68. #define MSTK_STOP 0x80 /* Stop the clock oscillator. (sec) */
  69. #define MSTK_KICK_START 0x80 /* Kick start the clock chip. (hour) */
  70. #define MSTK_FREQ_TEST 0x40 /* Frequency test mode. (day) */
  71. #define MSTK_YEAR_ZERO 1968 /* If year reg has zero, it is 1968. */
  72. #define MSTK_CVT_YEAR(yr) ((yr) + MSTK_YEAR_ZERO)
  73. /* Masks that define how much space each value takes up. */
  74. #define MSTK_SEC_MASK 0x7f
  75. #define MSTK_MIN_MASK 0x7f
  76. #define MSTK_HOUR_MASK 0x3f
  77. #define MSTK_DOW_MASK 0x07
  78. #define MSTK_DOM_MASK 0x3f
  79. #define MSTK_MONTH_MASK 0x1f
  80. #define MSTK_YEAR_MASK 0xffU
  81. /* Binary coded decimal conversion macros. */
  82. #define MSTK_REGVAL_TO_DECIMAL(x) (((x) & 0x0F) + 0x0A * ((x) >> 0x04))
  83. #define MSTK_DECIMAL_TO_REGVAL(x) ((((x) / 0x0A) << 0x04) + ((x) % 0x0A))
  84. /* Generic register set and get macros for internal use. */
  85. #define MSTK_GET(regs,name) \
  86. (MSTK_REGVAL_TO_DECIMAL(mostek_read(regs + MOSTEK_ ## name) & MSTK_ ## name ## _MASK))
  87. #define MSTK_SET(regs,name,value) \
  88. do { u8 __val = mostek_read(regs + MOSTEK_ ## name); \
  89. __val &= ~(MSTK_ ## name ## _MASK); \
  90. __val |= (MSTK_DECIMAL_TO_REGVAL(value) & \
  91. (MSTK_ ## name ## _MASK)); \
  92. mostek_write(regs + MOSTEK_ ## name, __val); \
  93. } while(0)
  94. /* Macros to make register access easier on our fingers. These give you
  95. * the decimal value of the register requested if applicable. You pass
  96. * the a pointer to a 'struct mostek48t02'.
  97. */
  98. #define MSTK_REG_CREG(regs) (mostek_read((regs) + MOSTEK_CREG))
  99. #define MSTK_REG_SEC(regs) MSTK_GET(regs,SEC)
  100. #define MSTK_REG_MIN(regs) MSTK_GET(regs,MIN)
  101. #define MSTK_REG_HOUR(regs) MSTK_GET(regs,HOUR)
  102. #define MSTK_REG_DOW(regs) MSTK_GET(regs,DOW)
  103. #define MSTK_REG_DOM(regs) MSTK_GET(regs,DOM)
  104. #define MSTK_REG_MONTH(regs) MSTK_GET(regs,MONTH)
  105. #define MSTK_REG_YEAR(regs) MSTK_GET(regs,YEAR)
  106. #define MSTK_SET_REG_SEC(regs,value) MSTK_SET(regs,SEC,value)
  107. #define MSTK_SET_REG_MIN(regs,value) MSTK_SET(regs,MIN,value)
  108. #define MSTK_SET_REG_HOUR(regs,value) MSTK_SET(regs,HOUR,value)
  109. #define MSTK_SET_REG_DOW(regs,value) MSTK_SET(regs,DOW,value)
  110. #define MSTK_SET_REG_DOM(regs,value) MSTK_SET(regs,DOM,value)
  111. #define MSTK_SET_REG_MONTH(regs,value) MSTK_SET(regs,MONTH,value)
  112. #define MSTK_SET_REG_YEAR(regs,value) MSTK_SET(regs,YEAR,value)
  113. /* The Mostek 48t08 clock chip. Found on Sun4m's I think. It has the
  114. * same (basically) layout of the 48t02 chip except for the extra
  115. * NVRAM on board (8 KB against the 48t02's 2 KB).
  116. */
  117. #define MOSTEK_48T08_OFFSET 0x0000UL /* Lower NVRAM portions */
  118. #define MOSTEK_48T08_48T02 0x1800UL /* Offset to 48T02 chip */
  119. /* SUN5 systems usually have 48t59 model clock chipsets. But we keep the older
  120. * clock chip definitions around just in case.
  121. */
  122. #define MOSTEK_48T59_OFFSET 0x0000UL /* Lower NVRAM portions */
  123. #define MOSTEK_48T59_48T02 0x1800UL /* Offset to 48T02 chip */
  124. #endif /* !(_SPARC64_MOSTEK_H) */