io.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. /* $Id: io.h,v 1.47 2001/12/13 10:36:02 davem Exp $ */
  2. #ifndef __SPARC64_IO_H
  3. #define __SPARC64_IO_H
  4. #include <linux/kernel.h>
  5. #include <linux/compiler.h>
  6. #include <linux/types.h>
  7. #include <asm/page.h> /* IO address mapping routines need this */
  8. #include <asm/system.h>
  9. #include <asm/asi.h>
  10. /* PC crapola... */
  11. #define __SLOW_DOWN_IO do { } while (0)
  12. #define SLOW_DOWN_IO do { } while (0)
  13. /* BIO layer definitions. */
  14. extern unsigned long kern_base, kern_size;
  15. #define page_to_phys(page) (page_to_pfn(page) << PAGE_SHIFT)
  16. #define BIO_VMERGE_BOUNDARY 8192
  17. static __inline__ u8 _inb(unsigned long addr)
  18. {
  19. u8 ret;
  20. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_inb */"
  21. : "=r" (ret)
  22. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  23. return ret;
  24. }
  25. static __inline__ u16 _inw(unsigned long addr)
  26. {
  27. u16 ret;
  28. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_inw */"
  29. : "=r" (ret)
  30. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  31. return ret;
  32. }
  33. static __inline__ u32 _inl(unsigned long addr)
  34. {
  35. u32 ret;
  36. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_inl */"
  37. : "=r" (ret)
  38. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  39. return ret;
  40. }
  41. static __inline__ void _outb(u8 b, unsigned long addr)
  42. {
  43. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_outb */"
  44. : /* no outputs */
  45. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  46. }
  47. static __inline__ void _outw(u16 w, unsigned long addr)
  48. {
  49. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_outw */"
  50. : /* no outputs */
  51. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  52. }
  53. static __inline__ void _outl(u32 l, unsigned long addr)
  54. {
  55. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_outl */"
  56. : /* no outputs */
  57. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  58. }
  59. #define inb(__addr) (_inb((unsigned long)(__addr)))
  60. #define inw(__addr) (_inw((unsigned long)(__addr)))
  61. #define inl(__addr) (_inl((unsigned long)(__addr)))
  62. #define outb(__b, __addr) (_outb((u8)(__b), (unsigned long)(__addr)))
  63. #define outw(__w, __addr) (_outw((u16)(__w), (unsigned long)(__addr)))
  64. #define outl(__l, __addr) (_outl((u32)(__l), (unsigned long)(__addr)))
  65. #define inb_p(__addr) inb(__addr)
  66. #define outb_p(__b, __addr) outb(__b, __addr)
  67. #define inw_p(__addr) inw(__addr)
  68. #define outw_p(__w, __addr) outw(__w, __addr)
  69. #define inl_p(__addr) inl(__addr)
  70. #define outl_p(__l, __addr) outl(__l, __addr)
  71. extern void outsb(unsigned long, const void *, unsigned long);
  72. extern void outsw(unsigned long, const void *, unsigned long);
  73. extern void outsl(unsigned long, const void *, unsigned long);
  74. extern void insb(unsigned long, void *, unsigned long);
  75. extern void insw(unsigned long, void *, unsigned long);
  76. extern void insl(unsigned long, void *, unsigned long);
  77. static inline void ioread8_rep(void __iomem *port, void *buf, unsigned long count)
  78. {
  79. insb((unsigned long __force)port, buf, count);
  80. }
  81. static inline void ioread16_rep(void __iomem *port, void *buf, unsigned long count)
  82. {
  83. insw((unsigned long __force)port, buf, count);
  84. }
  85. static inline void ioread32_rep(void __iomem *port, void *buf, unsigned long count)
  86. {
  87. insl((unsigned long __force)port, buf, count);
  88. }
  89. static inline void iowrite8_rep(void __iomem *port, const void *buf, unsigned long count)
  90. {
  91. outsb((unsigned long __force)port, buf, count);
  92. }
  93. static inline void iowrite16_rep(void __iomem *port, const void *buf, unsigned long count)
  94. {
  95. outsw((unsigned long __force)port, buf, count);
  96. }
  97. static inline void iowrite32_rep(void __iomem *port, const void *buf, unsigned long count)
  98. {
  99. outsl((unsigned long __force)port, buf, count);
  100. }
  101. /* Memory functions, same as I/O accesses on Ultra. */
  102. static inline u8 _readb(const volatile void __iomem *addr)
  103. { u8 ret;
  104. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_readb */"
  105. : "=r" (ret)
  106. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  107. return ret;
  108. }
  109. static inline u16 _readw(const volatile void __iomem *addr)
  110. { u16 ret;
  111. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_readw */"
  112. : "=r" (ret)
  113. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  114. return ret;
  115. }
  116. static inline u32 _readl(const volatile void __iomem *addr)
  117. { u32 ret;
  118. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_readl */"
  119. : "=r" (ret)
  120. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  121. return ret;
  122. }
  123. static inline u64 _readq(const volatile void __iomem *addr)
  124. { u64 ret;
  125. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* pci_readq */"
  126. : "=r" (ret)
  127. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  128. return ret;
  129. }
  130. static inline void _writeb(u8 b, volatile void __iomem *addr)
  131. {
  132. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_writeb */"
  133. : /* no outputs */
  134. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  135. }
  136. static inline void _writew(u16 w, volatile void __iomem *addr)
  137. {
  138. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_writew */"
  139. : /* no outputs */
  140. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  141. }
  142. static inline void _writel(u32 l, volatile void __iomem *addr)
  143. {
  144. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_writel */"
  145. : /* no outputs */
  146. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  147. }
  148. static inline void _writeq(u64 q, volatile void __iomem *addr)
  149. {
  150. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* pci_writeq */"
  151. : /* no outputs */
  152. : "Jr" (q), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L));
  153. }
  154. #define readb(__addr) _readb(__addr)
  155. #define readw(__addr) _readw(__addr)
  156. #define readl(__addr) _readl(__addr)
  157. #define readq(__addr) _readq(__addr)
  158. #define readb_relaxed(__addr) _readb(__addr)
  159. #define readw_relaxed(__addr) _readw(__addr)
  160. #define readl_relaxed(__addr) _readl(__addr)
  161. #define readq_relaxed(__addr) _readq(__addr)
  162. #define writeb(__b, __addr) _writeb(__b, __addr)
  163. #define writew(__w, __addr) _writew(__w, __addr)
  164. #define writel(__l, __addr) _writel(__l, __addr)
  165. #define writeq(__q, __addr) _writeq(__q, __addr)
  166. /* Now versions without byte-swapping. */
  167. static __inline__ u8 _raw_readb(unsigned long addr)
  168. {
  169. u8 ret;
  170. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* pci_raw_readb */"
  171. : "=r" (ret)
  172. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  173. return ret;
  174. }
  175. static __inline__ u16 _raw_readw(unsigned long addr)
  176. {
  177. u16 ret;
  178. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* pci_raw_readw */"
  179. : "=r" (ret)
  180. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  181. return ret;
  182. }
  183. static __inline__ u32 _raw_readl(unsigned long addr)
  184. {
  185. u32 ret;
  186. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* pci_raw_readl */"
  187. : "=r" (ret)
  188. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  189. return ret;
  190. }
  191. static __inline__ u64 _raw_readq(unsigned long addr)
  192. {
  193. u64 ret;
  194. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* pci_raw_readq */"
  195. : "=r" (ret)
  196. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  197. return ret;
  198. }
  199. static __inline__ void _raw_writeb(u8 b, unsigned long addr)
  200. {
  201. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* pci_raw_writeb */"
  202. : /* no outputs */
  203. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  204. }
  205. static __inline__ void _raw_writew(u16 w, unsigned long addr)
  206. {
  207. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* pci_raw_writew */"
  208. : /* no outputs */
  209. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  210. }
  211. static __inline__ void _raw_writel(u32 l, unsigned long addr)
  212. {
  213. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* pci_raw_writel */"
  214. : /* no outputs */
  215. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  216. }
  217. static __inline__ void _raw_writeq(u64 q, unsigned long addr)
  218. {
  219. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* pci_raw_writeq */"
  220. : /* no outputs */
  221. : "Jr" (q), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  222. }
  223. #define __raw_readb(__addr) (_raw_readb((unsigned long)(__addr)))
  224. #define __raw_readw(__addr) (_raw_readw((unsigned long)(__addr)))
  225. #define __raw_readl(__addr) (_raw_readl((unsigned long)(__addr)))
  226. #define __raw_readq(__addr) (_raw_readq((unsigned long)(__addr)))
  227. #define __raw_writeb(__b, __addr) (_raw_writeb((u8)(__b), (unsigned long)(__addr)))
  228. #define __raw_writew(__w, __addr) (_raw_writew((u16)(__w), (unsigned long)(__addr)))
  229. #define __raw_writel(__l, __addr) (_raw_writel((u32)(__l), (unsigned long)(__addr)))
  230. #define __raw_writeq(__q, __addr) (_raw_writeq((u64)(__q), (unsigned long)(__addr)))
  231. /* Valid I/O Space regions are anywhere, because each PCI bus supported
  232. * can live in an arbitrary area of the physical address range.
  233. */
  234. #define IO_SPACE_LIMIT 0xffffffffffffffffUL
  235. /* Now, SBUS variants, only difference from PCI is that we do
  236. * not use little-endian ASIs.
  237. */
  238. static inline u8 _sbus_readb(const volatile void __iomem *addr)
  239. {
  240. u8 ret;
  241. __asm__ __volatile__("lduba\t[%1] %2, %0\t/* sbus_readb */"
  242. : "=r" (ret)
  243. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  244. return ret;
  245. }
  246. static inline u16 _sbus_readw(const volatile void __iomem *addr)
  247. {
  248. u16 ret;
  249. __asm__ __volatile__("lduha\t[%1] %2, %0\t/* sbus_readw */"
  250. : "=r" (ret)
  251. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  252. return ret;
  253. }
  254. static inline u32 _sbus_readl(const volatile void __iomem *addr)
  255. {
  256. u32 ret;
  257. __asm__ __volatile__("lduwa\t[%1] %2, %0\t/* sbus_readl */"
  258. : "=r" (ret)
  259. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  260. return ret;
  261. }
  262. static inline u64 _sbus_readq(const volatile void __iomem *addr)
  263. {
  264. u64 ret;
  265. __asm__ __volatile__("ldxa\t[%1] %2, %0\t/* sbus_readq */"
  266. : "=r" (ret)
  267. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  268. return ret;
  269. }
  270. static inline void _sbus_writeb(u8 b, volatile void __iomem *addr)
  271. {
  272. __asm__ __volatile__("stba\t%r0, [%1] %2\t/* sbus_writeb */"
  273. : /* no outputs */
  274. : "Jr" (b), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  275. }
  276. static inline void _sbus_writew(u16 w, volatile void __iomem *addr)
  277. {
  278. __asm__ __volatile__("stha\t%r0, [%1] %2\t/* sbus_writew */"
  279. : /* no outputs */
  280. : "Jr" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  281. }
  282. static inline void _sbus_writel(u32 l, volatile void __iomem *addr)
  283. {
  284. __asm__ __volatile__("stwa\t%r0, [%1] %2\t/* sbus_writel */"
  285. : /* no outputs */
  286. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  287. }
  288. static inline void _sbus_writeq(u64 l, volatile void __iomem *addr)
  289. {
  290. __asm__ __volatile__("stxa\t%r0, [%1] %2\t/* sbus_writeq */"
  291. : /* no outputs */
  292. : "Jr" (l), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  293. }
  294. #define sbus_readb(__addr) _sbus_readb(__addr)
  295. #define sbus_readw(__addr) _sbus_readw(__addr)
  296. #define sbus_readl(__addr) _sbus_readl(__addr)
  297. #define sbus_readq(__addr) _sbus_readq(__addr)
  298. #define sbus_writeb(__b, __addr) _sbus_writeb(__b, __addr)
  299. #define sbus_writew(__w, __addr) _sbus_writew(__w, __addr)
  300. #define sbus_writel(__l, __addr) _sbus_writel(__l, __addr)
  301. #define sbus_writeq(__l, __addr) _sbus_writeq(__l, __addr)
  302. static inline void _sbus_memset_io(volatile void __iomem *dst, int c, __kernel_size_t n)
  303. {
  304. while(n--) {
  305. sbus_writeb(c, dst);
  306. dst++;
  307. }
  308. }
  309. #define sbus_memset_io(d,c,sz) _sbus_memset_io(d,c,sz)
  310. static inline void
  311. _memset_io(volatile void __iomem *dst, int c, __kernel_size_t n)
  312. {
  313. volatile void __iomem *d = dst;
  314. while (n--) {
  315. writeb(c, d);
  316. d++;
  317. }
  318. }
  319. #define memset_io(d,c,sz) _memset_io(d,c,sz)
  320. static inline void
  321. _memcpy_fromio(void *dst, const volatile void __iomem *src, __kernel_size_t n)
  322. {
  323. char *d = dst;
  324. while (n--) {
  325. char tmp = readb(src);
  326. *d++ = tmp;
  327. src++;
  328. }
  329. }
  330. #define memcpy_fromio(d,s,sz) _memcpy_fromio(d,s,sz)
  331. static inline void
  332. _memcpy_toio(volatile void __iomem *dst, const void *src, __kernel_size_t n)
  333. {
  334. const char *s = src;
  335. volatile void __iomem *d = dst;
  336. while (n--) {
  337. char tmp = *s++;
  338. writeb(tmp, d);
  339. d++;
  340. }
  341. }
  342. #define memcpy_toio(d,s,sz) _memcpy_toio(d,s,sz)
  343. #define mmiowb()
  344. #ifdef __KERNEL__
  345. /* On sparc64 we have the whole physical IO address space accessible
  346. * using physically addressed loads and stores, so this does nothing.
  347. */
  348. static inline void __iomem *ioremap(unsigned long offset, unsigned long size)
  349. {
  350. return (void __iomem *)offset;
  351. }
  352. #define ioremap_nocache(X,Y) ioremap((X),(Y))
  353. static inline void iounmap(volatile void __iomem *addr)
  354. {
  355. }
  356. #define ioread8(X) readb(X)
  357. #define ioread16(X) readw(X)
  358. #define ioread32(X) readl(X)
  359. #define iowrite8(val,X) writeb(val,X)
  360. #define iowrite16(val,X) writew(val,X)
  361. #define iowrite32(val,X) writel(val,X)
  362. /* Create a virtual mapping cookie for an IO port range */
  363. extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
  364. extern void ioport_unmap(void __iomem *);
  365. /* Create a virtual mapping cookie for a PCI BAR (memory or IO) */
  366. struct pci_dev;
  367. extern void __iomem *pci_iomap(struct pci_dev *dev, int bar, unsigned long max);
  368. extern void pci_iounmap(struct pci_dev *dev, void __iomem *);
  369. /* Similarly for SBUS. */
  370. #define sbus_ioremap(__res, __offset, __size, __name) \
  371. ({ unsigned long __ret; \
  372. __ret = (__res)->start + (((__res)->flags & 0x1ffUL) << 32UL); \
  373. __ret += (unsigned long) (__offset); \
  374. if (! request_region((__ret), (__size), (__name))) \
  375. __ret = 0UL; \
  376. (void __iomem *) __ret; \
  377. })
  378. #define sbus_iounmap(__addr, __size) \
  379. release_region((unsigned long)(__addr), (__size))
  380. /* Nothing to do */
  381. #define dma_cache_inv(_start,_size) do { } while (0)
  382. #define dma_cache_wback(_start,_size) do { } while (0)
  383. #define dma_cache_wback_inv(_start,_size) do { } while (0)
  384. /*
  385. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  386. * access
  387. */
  388. #define xlate_dev_mem_ptr(p) __va(p)
  389. /*
  390. * Convert a virtual cached pointer to an uncached pointer
  391. */
  392. #define xlate_dev_kmem_ptr(p) p
  393. #endif
  394. #endif /* !(__SPARC64_IO_H) */