ide.h 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121
  1. /* $Id: ide.h,v 1.21 2001/09/25 20:21:48 kanoj Exp $
  2. * ide.h: Ultra/PCI specific IDE glue.
  3. *
  4. * Copyright (C) 1997 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
  6. */
  7. #ifndef _SPARC64_IDE_H
  8. #define _SPARC64_IDE_H
  9. #ifdef __KERNEL__
  10. #include <asm/pgalloc.h>
  11. #include <asm/io.h>
  12. #include <asm/spitfire.h>
  13. #include <asm/cacheflush.h>
  14. #include <asm/page.h>
  15. #ifndef MAX_HWIFS
  16. # ifdef CONFIG_BLK_DEV_IDEPCI
  17. #define MAX_HWIFS 10
  18. # else
  19. #define MAX_HWIFS 2
  20. # endif
  21. #endif
  22. #define IDE_ARCH_OBSOLETE_INIT
  23. #define ide_default_io_ctl(base) ((base) + 0x206) /* obsolete */
  24. #define __ide_insl(data_reg, buffer, wcount) \
  25. __ide_insw(data_reg, buffer, (wcount)<<1)
  26. #define __ide_outsl(data_reg, buffer, wcount) \
  27. __ide_outsw(data_reg, buffer, (wcount)<<1)
  28. /* On sparc64, I/O ports and MMIO registers are accessed identically. */
  29. #define __ide_mm_insw __ide_insw
  30. #define __ide_mm_insl __ide_insl
  31. #define __ide_mm_outsw __ide_outsw
  32. #define __ide_mm_outsl __ide_outsl
  33. static inline unsigned int inw_be(void __iomem *addr)
  34. {
  35. unsigned int ret;
  36. __asm__ __volatile__("lduha [%1] %2, %0"
  37. : "=r" (ret)
  38. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  39. return ret;
  40. }
  41. static inline void __ide_insw(void __iomem *port, void *dst, u32 count)
  42. {
  43. #ifdef DCACHE_ALIASING_POSSIBLE
  44. unsigned long end = (unsigned long)dst + (count << 1);
  45. #endif
  46. u16 *ps = dst;
  47. u32 *pi;
  48. if(((u64)ps) & 0x2) {
  49. *ps++ = inw_be(port);
  50. count--;
  51. }
  52. pi = (u32 *)ps;
  53. while(count >= 2) {
  54. u32 w;
  55. w = inw_be(port) << 16;
  56. w |= inw_be(port);
  57. *pi++ = w;
  58. count -= 2;
  59. }
  60. ps = (u16 *)pi;
  61. if(count)
  62. *ps++ = inw_be(port);
  63. #ifdef DCACHE_ALIASING_POSSIBLE
  64. __flush_dcache_range((unsigned long)dst, end);
  65. #endif
  66. }
  67. static inline void outw_be(unsigned short w, void __iomem *addr)
  68. {
  69. __asm__ __volatile__("stha %0, [%1] %2"
  70. : /* no outputs */
  71. : "r" (w), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E));
  72. }
  73. static inline void __ide_outsw(void __iomem *port, void *src, u32 count)
  74. {
  75. #ifdef DCACHE_ALIASING_POSSIBLE
  76. unsigned long end = (unsigned long)src + (count << 1);
  77. #endif
  78. const u16 *ps = src;
  79. const u32 *pi;
  80. if(((u64)src) & 0x2) {
  81. outw_be(*ps++, port);
  82. count--;
  83. }
  84. pi = (const u32 *)ps;
  85. while(count >= 2) {
  86. u32 w;
  87. w = *pi++;
  88. outw_be((w >> 16), port);
  89. outw_be(w, port);
  90. count -= 2;
  91. }
  92. ps = (const u16 *)pi;
  93. if(count)
  94. outw_be(*ps, port);
  95. #ifdef DCACHE_ALIASING_POSSIBLE
  96. __flush_dcache_range((unsigned long)src, end);
  97. #endif
  98. }
  99. #endif /* __KERNEL__ */
  100. #endif /* _SPARC64_IDE_H */