system.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. #ifndef __ASM_SH_SYSTEM_H
  2. #define __ASM_SH_SYSTEM_H
  3. /*
  4. * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
  5. * Copyright (C) 2002 Paul Mundt
  6. */
  7. #include <linux/irqflags.h>
  8. #include <linux/compiler.h>
  9. #include <linux/linkage.h>
  10. #include <asm/types.h>
  11. #include <asm/ptrace.h>
  12. struct task_struct *__switch_to(struct task_struct *prev,
  13. struct task_struct *next);
  14. /*
  15. * switch_to() should switch tasks to task nr n, first
  16. */
  17. #define switch_to(prev, next, last) do { \
  18. struct task_struct *__last; \
  19. register unsigned long *__ts1 __asm__ ("r1") = &prev->thread.sp; \
  20. register unsigned long *__ts2 __asm__ ("r2") = &prev->thread.pc; \
  21. register unsigned long *__ts4 __asm__ ("r4") = (unsigned long *)prev; \
  22. register unsigned long *__ts5 __asm__ ("r5") = (unsigned long *)next; \
  23. register unsigned long *__ts6 __asm__ ("r6") = &next->thread.sp; \
  24. register unsigned long __ts7 __asm__ ("r7") = next->thread.pc; \
  25. __asm__ __volatile__ (".balign 4\n\t" \
  26. "stc.l gbr, @-r15\n\t" \
  27. "sts.l pr, @-r15\n\t" \
  28. "mov.l r8, @-r15\n\t" \
  29. "mov.l r9, @-r15\n\t" \
  30. "mov.l r10, @-r15\n\t" \
  31. "mov.l r11, @-r15\n\t" \
  32. "mov.l r12, @-r15\n\t" \
  33. "mov.l r13, @-r15\n\t" \
  34. "mov.l r14, @-r15\n\t" \
  35. "mov.l r15, @r1 ! save SP\n\t" \
  36. "mov.l @r6, r15 ! change to new stack\n\t" \
  37. "mova 1f, %0\n\t" \
  38. "mov.l %0, @r2 ! save PC\n\t" \
  39. "mov.l 2f, %0\n\t" \
  40. "jmp @%0 ! call __switch_to\n\t" \
  41. " lds r7, pr ! with return to new PC\n\t" \
  42. ".balign 4\n" \
  43. "2:\n\t" \
  44. ".long __switch_to\n" \
  45. "1:\n\t" \
  46. "mov.l @r15+, r14\n\t" \
  47. "mov.l @r15+, r13\n\t" \
  48. "mov.l @r15+, r12\n\t" \
  49. "mov.l @r15+, r11\n\t" \
  50. "mov.l @r15+, r10\n\t" \
  51. "mov.l @r15+, r9\n\t" \
  52. "mov.l @r15+, r8\n\t" \
  53. "lds.l @r15+, pr\n\t" \
  54. "ldc.l @r15+, gbr\n\t" \
  55. : "=z" (__last) \
  56. : "r" (__ts1), "r" (__ts2), "r" (__ts4), \
  57. "r" (__ts5), "r" (__ts6), "r" (__ts7) \
  58. : "r3", "t"); \
  59. last = __last; \
  60. } while (0)
  61. #ifdef CONFIG_CPU_SH4A
  62. #define __icbi() \
  63. { \
  64. unsigned long __addr; \
  65. __addr = 0xa8000000; \
  66. __asm__ __volatile__( \
  67. "icbi %0\n\t" \
  68. : /* no output */ \
  69. : "m" (__m(__addr))); \
  70. }
  71. #endif
  72. /*
  73. * A brief note on ctrl_barrier(), the control register write barrier.
  74. *
  75. * Legacy SH cores typically require a sequence of 8 nops after
  76. * modification of a control register in order for the changes to take
  77. * effect. On newer cores (like the sh4a and sh5) this is accomplished
  78. * with icbi.
  79. *
  80. * Also note that on sh4a in the icbi case we can forego a synco for the
  81. * write barrier, as it's not necessary for control registers.
  82. *
  83. * Historically we have only done this type of barrier for the MMUCR, but
  84. * it's also necessary for the CCR, so we make it generic here instead.
  85. */
  86. #ifdef CONFIG_CPU_SH4A
  87. #define mb() __asm__ __volatile__ ("synco": : :"memory")
  88. #define rmb() mb()
  89. #define wmb() __asm__ __volatile__ ("synco": : :"memory")
  90. #define ctrl_barrier() __icbi()
  91. #define read_barrier_depends() do { } while(0)
  92. #else
  93. #define mb() __asm__ __volatile__ ("": : :"memory")
  94. #define rmb() mb()
  95. #define wmb() __asm__ __volatile__ ("": : :"memory")
  96. #define ctrl_barrier() __asm__ __volatile__ ("nop;nop;nop;nop;nop;nop;nop;nop")
  97. #define read_barrier_depends() do { } while(0)
  98. #endif
  99. #ifdef CONFIG_SMP
  100. #define smp_mb() mb()
  101. #define smp_rmb() rmb()
  102. #define smp_wmb() wmb()
  103. #define smp_read_barrier_depends() read_barrier_depends()
  104. #else
  105. #define smp_mb() barrier()
  106. #define smp_rmb() barrier()
  107. #define smp_wmb() barrier()
  108. #define smp_read_barrier_depends() do { } while(0)
  109. #endif
  110. #define set_mb(var, value) do { (void)xchg(&var, value); } while (0)
  111. /*
  112. * Jump to P2 area.
  113. * When handling TLB or caches, we need to do it from P2 area.
  114. */
  115. #define jump_to_P2() \
  116. do { \
  117. unsigned long __dummy; \
  118. __asm__ __volatile__( \
  119. "mov.l 1f, %0\n\t" \
  120. "or %1, %0\n\t" \
  121. "jmp @%0\n\t" \
  122. " nop\n\t" \
  123. ".balign 4\n" \
  124. "1: .long 2f\n" \
  125. "2:" \
  126. : "=&r" (__dummy) \
  127. : "r" (0x20000000)); \
  128. } while (0)
  129. /*
  130. * Back to P1 area.
  131. */
  132. #define back_to_P1() \
  133. do { \
  134. unsigned long __dummy; \
  135. ctrl_barrier(); \
  136. __asm__ __volatile__( \
  137. "mov.l 1f, %0\n\t" \
  138. "jmp @%0\n\t" \
  139. " nop\n\t" \
  140. ".balign 4\n" \
  141. "1: .long 2f\n" \
  142. "2:" \
  143. : "=&r" (__dummy)); \
  144. } while (0)
  145. static inline unsigned long xchg_u32(volatile u32 *m, unsigned long val)
  146. {
  147. unsigned long flags, retval;
  148. local_irq_save(flags);
  149. retval = *m;
  150. *m = val;
  151. local_irq_restore(flags);
  152. return retval;
  153. }
  154. static inline unsigned long xchg_u8(volatile u8 *m, unsigned long val)
  155. {
  156. unsigned long flags, retval;
  157. local_irq_save(flags);
  158. retval = *m;
  159. *m = val & 0xff;
  160. local_irq_restore(flags);
  161. return retval;
  162. }
  163. extern void __xchg_called_with_bad_pointer(void);
  164. #define __xchg(ptr, x, size) \
  165. ({ \
  166. unsigned long __xchg__res; \
  167. volatile void *__xchg_ptr = (ptr); \
  168. switch (size) { \
  169. case 4: \
  170. __xchg__res = xchg_u32(__xchg_ptr, x); \
  171. break; \
  172. case 1: \
  173. __xchg__res = xchg_u8(__xchg_ptr, x); \
  174. break; \
  175. default: \
  176. __xchg_called_with_bad_pointer(); \
  177. __xchg__res = x; \
  178. break; \
  179. } \
  180. \
  181. __xchg__res; \
  182. })
  183. #define xchg(ptr,x) \
  184. ((__typeof__(*(ptr)))__xchg((ptr),(unsigned long)(x), sizeof(*(ptr))))
  185. static inline unsigned long __cmpxchg_u32(volatile int * m, unsigned long old,
  186. unsigned long new)
  187. {
  188. __u32 retval;
  189. unsigned long flags;
  190. local_irq_save(flags);
  191. retval = *m;
  192. if (retval == old)
  193. *m = new;
  194. local_irq_restore(flags); /* implies memory barrier */
  195. return retval;
  196. }
  197. /* This function doesn't exist, so you'll get a linker error
  198. * if something tries to do an invalid cmpxchg(). */
  199. extern void __cmpxchg_called_with_bad_pointer(void);
  200. #define __HAVE_ARCH_CMPXCHG 1
  201. static inline unsigned long __cmpxchg(volatile void * ptr, unsigned long old,
  202. unsigned long new, int size)
  203. {
  204. switch (size) {
  205. case 4:
  206. return __cmpxchg_u32(ptr, old, new);
  207. }
  208. __cmpxchg_called_with_bad_pointer();
  209. return old;
  210. }
  211. #define cmpxchg(ptr,o,n) \
  212. ({ \
  213. __typeof__(*(ptr)) _o_ = (o); \
  214. __typeof__(*(ptr)) _n_ = (n); \
  215. (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
  216. (unsigned long)_n_, sizeof(*(ptr))); \
  217. })
  218. extern void die(const char *str, struct pt_regs *regs, long err) __attribute__ ((noreturn));
  219. extern void *set_exception_table_vec(unsigned int vec, void *handler);
  220. static inline void *set_exception_table_evt(unsigned int evt, void *handler)
  221. {
  222. return set_exception_table_vec(evt >> 5, handler);
  223. }
  224. /*
  225. * SH-2A has both 16 and 32-bit opcodes, do lame encoding checks.
  226. */
  227. #ifdef CONFIG_CPU_SH2A
  228. extern unsigned int instruction_size(unsigned int insn);
  229. #else
  230. #define instruction_size(insn) (2)
  231. #endif
  232. /* XXX
  233. * disable hlt during certain critical i/o operations
  234. */
  235. #define HAVE_DISABLE_HLT
  236. void disable_hlt(void);
  237. void enable_hlt(void);
  238. void default_idle(void);
  239. void per_cpu_trap_init(void);
  240. asmlinkage void break_point_trap(void);
  241. asmlinkage void debug_trap_handler(unsigned long r4, unsigned long r5,
  242. unsigned long r6, unsigned long r7,
  243. struct pt_regs __regs);
  244. asmlinkage void bug_trap_handler(unsigned long r4, unsigned long r5,
  245. unsigned long r6, unsigned long r7,
  246. struct pt_regs __regs);
  247. #define arch_align_stack(x) (x)
  248. #endif