hd64461.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250
  1. #ifndef __ASM_SH_HD64461
  2. #define __ASM_SH_HD64461
  3. /*
  4. * Copyright (C) 2007 Kristoffer Ericson <Kristoffer.Ericson@gmail.com>
  5. * Copyright (C) 2004 Paul Mundt
  6. * Copyright (C) 2000 YAEGASHI Takeshi
  7. *
  8. * Hitachi HD64461 companion chip support
  9. * (please note manual reference 0x10000000 = 0xb0000000)
  10. */
  11. /* Constants for PCMCIA mappings */
  12. #define HD64461_PCC_WINDOW 0x01000000
  13. /* Area 6 - Slot 0 - memory and/or IO card */
  14. #define HD64461_PCC0_BASE (CONFIG_HD64461_IOBASE + 0x8000000)
  15. #define HD64461_PCC0_ATTR (HD64461_PCC0_BASE) /* 0xb80000000 */
  16. #define HD64461_PCC0_COMM (HD64461_PCC0_BASE+HD64461_PCC_WINDOW) /* 0xb90000000 */
  17. #define HD64461_PCC0_IO (HD64461_PCC0_BASE+2*HD64461_PCC_WINDOW) /* 0xba0000000 */
  18. /* Area 5 - Slot 1 - memory card only */
  19. #define HD64461_PCC1_BASE (CONFIG_HD64461_IOBASE + 0x4000000)
  20. #define HD64461_PCC1_ATTR (HD64461_PCC1_BASE) /* 0xb4000000 */
  21. #define HD64461_PCC1_COMM (HD64461_PCC1_BASE+HD64461_PCC_WINDOW) /* 0xb5000000 */
  22. /* Standby Control Register for HD64461 */
  23. #define HD64461_STBCR CONFIG_HD64461_IOBASE
  24. #define HD64461_STBCR_CKIO_STBY 0x2000
  25. #define HD64461_STBCR_SAFECKE_IST 0x1000
  26. #define HD64461_STBCR_SLCKE_IST 0x0800
  27. #define HD64461_STBCR_SAFECKE_OST 0x0400
  28. #define HD64461_STBCR_SLCKE_OST 0x0200
  29. #define HD64461_STBCR_SMIAST 0x0100
  30. #define HD64461_STBCR_SLCDST 0x0080
  31. #define HD64461_STBCR_SPC0ST 0x0040
  32. #define HD64461_STBCR_SPC1ST 0x0020
  33. #define HD64461_STBCR_SAFEST 0x0010
  34. #define HD64461_STBCR_STM0ST 0x0008
  35. #define HD64461_STBCR_STM1ST 0x0004
  36. #define HD64461_STBCR_SIRST 0x0002
  37. #define HD64461_STBCR_SURTST 0x0001
  38. /* System Configuration Register */
  39. #define HD64461_SYSCR (CONFIG_HD64461_IOBASE + 0x02)
  40. /* CPU Data Bus Control Register */
  41. #define HD64461_SCPUCR (CONFIG_HD64461_IOBASE + 0x04)
  42. /* Base Adress Register */
  43. #define HD64461_LCDCBAR (CONFIG_HD64461_IOBASE + 0x1000)
  44. /* Line increment adress */
  45. #define HD64461_LCDCLOR (CONFIG_HD64461_IOBASE + 0x1002)
  46. /* Controls LCD controller */
  47. #define HD64461_LCDCCR (CONFIG_HD64461_IOBASE + 0x1004)
  48. /* LCCDR control bits */
  49. #define HD64461_LCDCCR_STBACK 0x0400 /* Standby Back */
  50. #define HD64461_LCDCCR_STREQ 0x0100 /* Standby Request */
  51. #define HD64461_LCDCCR_MOFF 0x0080 /* Memory Off */
  52. #define HD64461_LCDCCR_REFSEL 0x0040 /* Refresh Select */
  53. #define HD64461_LCDCCR_EPON 0x0020 /* End Power On */
  54. #define HD64461_LCDCCR_SPON 0x0010 /* Start Power On */
  55. /* Controls LCD (1) */
  56. #define HD64461_LDR1 (CONFIG_HD64461_IOBASE + 0x1010)
  57. #define HD64461_LDR1_DON 0x01 /* Display On */
  58. #define HD64461_LDR1_DINV 0x80 /* Display Invert */
  59. /* Controls LCD (2) */
  60. #define HD64461_LDR2 (CONFIG_HD64461_IOBASE + 0x1012)
  61. #define HD64461_LDHNCR (CONFIG_HD64461_IOBASE + 0x1014) /* Number of horizontal characters */
  62. #define HD64461_LDHNSR (CONFIG_HD64461_IOBASE + 0x1016) /* Specify output start position + width of CL1 */
  63. #define HD64461_LDVNTR (CONFIG_HD64461_IOBASE + 0x1018) /* Specify total vertical lines */
  64. #define HD64461_LDVNDR (CONFIG_HD64461_IOBASE + 0x101a) /* specify number of display vertical lines */
  65. #define HD64461_LDVSPR (CONFIG_HD64461_IOBASE + 0x101c) /* specify vertical synchronization pos and AC nr */
  66. /* Controls LCD (3) */
  67. #define HD64461_LDR3 (CONFIG_HD64461_IOBASE + 0x101e)
  68. /* Palette Registers */
  69. #define HD64461_CPTWAR (CONFIG_HD64461_IOBASE + 0x1030) /* Color Palette Write Adress Register */
  70. #define HD64461_CPTWDR (CONFIG_HD64461_IOBASE + 0x1032) /* Color Palette Write Data Register */
  71. #define HD64461_CPTRAR (CONFIG_HD64461_IOBASE + 0x1034) /* Color Palette Read Adress Register */
  72. #define HD64461_CPTRDR (CONFIG_HD64461_IOBASE + 0x1036) /* Color Palette Read Data Register */
  73. #define HD64461_GRDOR (CONFIG_HD64461_IOBASE + 0x1040) /* Display Resolution Offset Register */
  74. #define HD64461_GRSCR (CONFIG_HD64461_IOBASE + 0x1042) /* Solid Color Register */
  75. #define HD64461_GRCFGR (CONFIG_HD64461_IOBASE + 0x1044) /* Accelerator Configuration Register */
  76. #define HD64461_GRCFGR_ACCSTATUS 0x10 /* Accelerator Status */
  77. #define HD64461_GRCFGR_ACCRESET 0x08 /* Accelerator Reset */
  78. #define HD64461_GRCFGR_ACCSTART_BITBLT 0x06 /* Accelerator Start BITBLT */
  79. #define HD64461_GRCFGR_ACCSTART_LINE 0x04 /* Accelerator Start Line Drawing */
  80. #define HD64461_GRCFGR_COLORDEPTH16 0x01 /* Sets Colordepth 16 for Accelerator */
  81. #define HD64461_GRCFGR_COLORDEPTH8 0x01 /* Sets Colordepth 8 for Accelerator */
  82. /* Line Drawing Registers */
  83. #define HD64461_LNSARH (CONFIG_HD64461_IOBASE + 0x1046) /* Line Start Adress Register (H) */
  84. #define HD64461_LNSARL (CONFIG_HD64461_IOBASE + 0x1048) /* Line Start Adress Register (L) */
  85. #define HD64461_LNAXLR (CONFIG_HD64461_IOBASE + 0x104a) /* Axis Pixel Length Register */
  86. #define HD64461_LNDGR (CONFIG_HD64461_IOBASE + 0x104c) /* Diagonal Register */
  87. #define HD64461_LNAXR (CONFIG_HD64461_IOBASE + 0x104e) /* Axial Register */
  88. #define HD64461_LNERTR (CONFIG_HD64461_IOBASE + 0x1050) /* Start Error Term Register */
  89. #define HD64461_LNMDR (CONFIG_HD64461_IOBASE + 0x1052) /* Line Mode Register */
  90. /* BitBLT Registers */
  91. #define HD64461_BBTSSARH (CONFIG_HD64461_IOBASE + 0x1054) /* Source Start Adress Register (H) */
  92. #define HD64461_BBTSSARL (CONFIG_HD64461_IOBASE + 0x1056) /* Source Start Adress Register (L) */
  93. #define HD64461_BBTDSARH (CONFIG_HD64461_IOBASE + 0x1058) /* Destination Start Adress Register (H) */
  94. #define HD64461_BBTDSARL (CONFIG_HD64461_IOBASE + 0x105a) /* Destination Start Adress Register (L) */
  95. #define HD64461_BBTDWR (CONFIG_HD64461_IOBASE + 0x105c) /* Destination Block Width Register */
  96. #define HD64461_BBTDHR (CONFIG_HD64461_IOBASE + 0x105e) /* Destination Block Height Register */
  97. #define HD64461_BBTPARH (CONFIG_HD64461_IOBASE + 0x1060) /* Pattern Start Adress Register (H) */
  98. #define HD64461_BBTPARL (CONFIG_HD64461_IOBASE + 0x1062) /* Pattern Start Adress Register (L) */
  99. #define HD64461_BBTMARH (CONFIG_HD64461_IOBASE + 0x1064) /* Mask Start Adress Register (H) */
  100. #define HD64461_BBTMARL (CONFIG_HD64461_IOBASE + 0x1066) /* Mask Start Adress Register (L) */
  101. #define HD64461_BBTROPR (CONFIG_HD64461_IOBASE + 0x1068) /* ROP Register */
  102. #define HD64461_BBTMDR (CONFIG_HD64461_IOBASE + 0x106a) /* BitBLT Mode Register */
  103. /* PC Card Controller Registers */
  104. /* Maps to Physical Area 6 */
  105. #define HD64461_PCC0ISR (CONFIG_HD64461_IOBASE + 0x2000) /* socket 0 interface status */
  106. #define HD64461_PCC0GCR (CONFIG_HD64461_IOBASE + 0x2002) /* socket 0 general control */
  107. #define HD64461_PCC0CSCR (CONFIG_HD64461_IOBASE + 0x2004) /* socket 0 card status change */
  108. #define HD64461_PCC0CSCIER (CONFIG_HD64461_IOBASE + 0x2006) /* socket 0 card status change interrupt enable */
  109. #define HD64461_PCC0SCR (CONFIG_HD64461_IOBASE + 0x2008) /* socket 0 software control */
  110. /* Maps to Physical Area 5 */
  111. #define HD64461_PCC1ISR (CONFIG_HD64461_IOBASE + 0x2010) /* socket 1 interface status */
  112. #define HD64461_PCC1GCR (CONFIG_HD64461_IOBASE + 0x2012) /* socket 1 general control */
  113. #define HD64461_PCC1CSCR (CONFIG_HD64461_IOBASE + 0x2014) /* socket 1 card status change */
  114. #define HD64461_PCC1CSCIER (CONFIG_HD64461_IOBASE + 0x2016) /* socket 1 card status change interrupt enable */
  115. #define HD64461_PCC1SCR (CONFIG_HD64461_IOBASE + 0x2018) /* socket 1 software control */
  116. /* PCC Interface Status Register */
  117. #define HD64461_PCCISR_READY 0x80 /* card ready */
  118. #define HD64461_PCCISR_MWP 0x40 /* card write-protected */
  119. #define HD64461_PCCISR_VS2 0x20 /* voltage select pin 2 */
  120. #define HD64461_PCCISR_VS1 0x10 /* voltage select pin 1 */
  121. #define HD64461_PCCISR_CD2 0x08 /* card detect 2 */
  122. #define HD64461_PCCISR_CD1 0x04 /* card detect 1 */
  123. #define HD64461_PCCISR_BVD2 0x02 /* battery 1 */
  124. #define HD64461_PCCISR_BVD1 0x01 /* battery 1 */
  125. #define HD64461_PCCISR_PCD_MASK 0x0c /* card detect */
  126. #define HD64461_PCCISR_BVD_MASK 0x03 /* battery voltage */
  127. #define HD64461_PCCISR_BVD_BATGOOD 0x03 /* battery good */
  128. #define HD64461_PCCISR_BVD_BATWARN 0x01 /* battery low warning */
  129. #define HD64461_PCCISR_BVD_BATDEAD1 0x02 /* battery dead */
  130. #define HD64461_PCCISR_BVD_BATDEAD2 0x00 /* battery dead */
  131. /* PCC General Control Register */
  132. #define HD64461_PCCGCR_DRVE 0x80 /* output drive */
  133. #define HD64461_PCCGCR_PCCR 0x40 /* PC card reset */
  134. #define HD64461_PCCGCR_PCCT 0x20 /* PC card type, 1=IO&mem, 0=mem */
  135. #define HD64461_PCCGCR_VCC0 0x10 /* voltage control pin VCC0SEL0 */
  136. #define HD64461_PCCGCR_PMMOD 0x08 /* memory mode */
  137. #define HD64461_PCCGCR_PA25 0x04 /* pin A25 */
  138. #define HD64461_PCCGCR_PA24 0x02 /* pin A24 */
  139. #define HD64461_PCCGCR_REG 0x01 /* pin PCC0REG# */
  140. /* PCC Card Status Change Register */
  141. #define HD64461_PCCCSCR_SCDI 0x80 /* sw card detect intr */
  142. #define HD64461_PCCCSCR_SRV1 0x40 /* reserved */
  143. #define HD64461_PCCCSCR_IREQ 0x20 /* IREQ intr req */
  144. #define HD64461_PCCCSCR_SC 0x10 /* STSCHG (status change) pin */
  145. #define HD64461_PCCCSCR_CDC 0x08 /* CD (card detect) change */
  146. #define HD64461_PCCCSCR_RC 0x04 /* READY change */
  147. #define HD64461_PCCCSCR_BW 0x02 /* battery warning change */
  148. #define HD64461_PCCCSCR_BD 0x01 /* battery dead change */
  149. /* PCC Card Status Change Interrupt Enable Register */
  150. #define HD64461_PCCCSCIER_CRE 0x80 /* change reset enable */
  151. #define HD64461_PCCCSCIER_IREQE_MASK 0x60 /* IREQ enable */
  152. #define HD64461_PCCCSCIER_IREQE_DISABLED 0x00 /* IREQ disabled */
  153. #define HD64461_PCCCSCIER_IREQE_LEVEL 0x20 /* IREQ level-triggered */
  154. #define HD64461_PCCCSCIER_IREQE_FALLING 0x40 /* IREQ falling-edge-trig */
  155. #define HD64461_PCCCSCIER_IREQE_RISING 0x60 /* IREQ rising-edge-trig */
  156. #define HD64461_PCCCSCIER_SCE 0x10 /* status change enable */
  157. #define HD64461_PCCCSCIER_CDE 0x08 /* card detect change enable */
  158. #define HD64461_PCCCSCIER_RE 0x04 /* ready change enable */
  159. #define HD64461_PCCCSCIER_BWE 0x02 /* battery warn change enable */
  160. #define HD64461_PCCCSCIER_BDE 0x01 /* battery dead change enable*/
  161. /* PCC Software Control Register */
  162. #define HD64461_PCCSCR_VCC1 0x02 /* voltage control pin 1 */
  163. #define HD64461_PCCSCR_SWP 0x01 /* write protect */
  164. /* PCC0 Output Pins Control Register */
  165. #define HD64461_P0OCR (CONFIG_HD64461_IOBASE + 0x202a)
  166. /* PCC1 Output Pins Control Register */
  167. #define HD64461_P1OCR (CONFIG_HD64461_IOBASE + 0x202c)
  168. /* PC Card General Control Register */
  169. #define HD64461_PGCR (CONFIG_HD64461_IOBASE + 0x202e)
  170. /* Port Control Registers */
  171. #define HD64461_GPACR (CONFIG_HD64461_IOBASE + 0x4000) /* Port A - Handles IRDA/TIMER */
  172. #define HD64461_GPBCR (CONFIG_HD64461_IOBASE + 0x4002) /* Port B - Handles UART */
  173. #define HD64461_GPCCR (CONFIG_HD64461_IOBASE + 0x4004) /* Port C - Handles PCMCIA 1 */
  174. #define HD64461_GPDCR (CONFIG_HD64461_IOBASE + 0x4006) /* Port D - Handles PCMCIA 1 */
  175. /* Port Control Data Registers */
  176. #define HD64461_GPADR (CONFIG_HD64461_IOBASE + 0x4010) /* A */
  177. #define HD64461_GPBDR (CONFIG_HD64461_IOBASE + 0x4012) /* B */
  178. #define HD64461_GPCDR (CONFIG_HD64461_IOBASE + 0x4014) /* C */
  179. #define HD64461_GPDDR (CONFIG_HD64461_IOBASE + 0x4016) /* D */
  180. /* Interrupt Control Registers */
  181. #define HD64461_GPAICR (CONFIG_HD64461_IOBASE + 0x4020) /* A */
  182. #define HD64461_GPBICR (CONFIG_HD64461_IOBASE + 0x4022) /* B */
  183. #define HD64461_GPCICR (CONFIG_HD64461_IOBASE + 0x4024) /* C */
  184. #define HD64461_GPDICR (CONFIG_HD64461_IOBASE + 0x4026) /* D */
  185. /* Interrupt Status Registers */
  186. #define HD64461_GPAISR (CONFIG_HD64461_IOBASE + 0x4040) /* A */
  187. #define HD64461_GPBISR (CONFIG_HD64461_IOBASE + 0x4042) /* B */
  188. #define HD64461_GPCISR (CONFIG_HD64461_IOBASE + 0x4044) /* C */
  189. #define HD64461_GPDISR (CONFIG_HD64461_IOBASE + 0x4046) /* D */
  190. /* Interrupt Request Register & Interrupt Mask Register */
  191. #define HD64461_NIRR (CONFIG_HD64461_IOBASE + 0x5000)
  192. #define HD64461_NIMR (CONFIG_HD64461_IOBASE + 0x5002)
  193. #define HD64461_IRQBASE OFFCHIP_IRQ_BASE
  194. #define OFFCHIP_IRQ_BASE 64
  195. #define HD64461_IRQ_NUM 16
  196. #define HD64461_IRQ_UART (HD64461_IRQBASE+5)
  197. #define HD64461_IRQ_IRDA (HD64461_IRQBASE+6)
  198. #define HD64461_IRQ_TMU1 (HD64461_IRQBASE+9)
  199. #define HD64461_IRQ_TMU0 (HD64461_IRQBASE+10)
  200. #define HD64461_IRQ_GPIO (HD64461_IRQBASE+11)
  201. #define HD64461_IRQ_AFE (HD64461_IRQBASE+12)
  202. #define HD64461_IRQ_PCC1 (HD64461_IRQBASE+13)
  203. #define HD64461_IRQ_PCC0 (HD64461_IRQBASE+14)
  204. #define __IO_PREFIX hd64461
  205. #include <asm/io_generic.h>
  206. /* arch/sh/cchips/hd6446x/hd64461/setup.c */
  207. int hd64461_irq_demux(int irq);
  208. void hd64461_register_irq_demux(int irq,
  209. int (*demux) (int irq, void *dev), void *dev);
  210. void hd64461_unregister_irq_demux(int irq);
  211. #endif