dma.h 998 B

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849
  1. #ifndef __ASM_CPU_SH3_DMA_H
  2. #define __ASM_CPU_SH3_DMA_H
  3. #if defined(CONFIG_CPU_SUBTYPE_SH7720) || defined(CONFIG_CPU_SUBTYPE_SH7709)
  4. #define SH_DMAC_BASE 0xa4010020
  5. #define DMTE0_IRQ 48
  6. #define DMTE1_IRQ 49
  7. #define DMTE2_IRQ 50
  8. #define DMTE3_IRQ 51
  9. #define DMTE4_IRQ 76
  10. #define DMTE5_IRQ 77
  11. #else
  12. #define SH_DMAC_BASE 0xa4000020
  13. #endif
  14. /* Definitions for the SuperH DMAC */
  15. #define TM_BURST 0x00000020
  16. #define TS_8 0x00000000
  17. #define TS_16 0x00000008
  18. #define TS_32 0x00000010
  19. #define TS_128 0x00000018
  20. #define CHCR_TS_MASK 0x18
  21. #define CHCR_TS_SHIFT 3
  22. #define DMAOR_INIT DMAOR_DME
  23. /*
  24. * The SuperH DMAC supports a number of transmit sizes, we list them here,
  25. * with their respective values as they appear in the CHCR registers.
  26. */
  27. enum {
  28. XMIT_SZ_8BIT,
  29. XMIT_SZ_16BIT,
  30. XMIT_SZ_32BIT,
  31. XMIT_SZ_128BIT,
  32. };
  33. static unsigned int ts_shift[] __maybe_unused = {
  34. [XMIT_SZ_8BIT] = 0,
  35. [XMIT_SZ_16BIT] = 1,
  36. [XMIT_SZ_32BIT] = 2,
  37. [XMIT_SZ_128BIT] = 4,
  38. };
  39. #endif /* __ASM_CPU_SH3_DMA_H */