tlbflush.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. #ifndef _ASM_POWERPC_TLBFLUSH_H
  2. #define _ASM_POWERPC_TLBFLUSH_H
  3. /*
  4. * TLB flushing:
  5. *
  6. * - flush_tlb_mm(mm) flushes the specified mm context TLB's
  7. * - flush_tlb_page(vma, vmaddr) flushes one page
  8. * - flush_tlb_page_nohash(vma, vmaddr) flushes one page if SW loaded TLB
  9. * - flush_tlb_range(vma, start, end) flushes a range of pages
  10. * - flush_tlb_kernel_range(start, end) flushes a range of kernel pages
  11. * - flush_tlb_pgtables(mm, start, end) flushes a range of page tables
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #ifdef __KERNEL__
  19. struct mm_struct;
  20. struct vm_area_struct;
  21. #if defined(CONFIG_4xx) || defined(CONFIG_8xx) || defined(CONFIG_FSL_BOOKE)
  22. /*
  23. * TLB flushing for software loaded TLB chips
  24. *
  25. * TODO: (CONFIG_FSL_BOOKE) determine if flush_tlb_range &
  26. * flush_tlb_kernel_range are best implemented as tlbia vs
  27. * specific tlbie's
  28. */
  29. extern void _tlbie(unsigned long address);
  30. #if defined(CONFIG_40x) || defined(CONFIG_8xx)
  31. #define _tlbia() asm volatile ("tlbia; sync" : : : "memory")
  32. #else /* CONFIG_44x || CONFIG_FSL_BOOKE */
  33. extern void _tlbia(void);
  34. #endif
  35. static inline void flush_tlb_mm(struct mm_struct *mm)
  36. {
  37. _tlbia();
  38. }
  39. static inline void flush_tlb_page(struct vm_area_struct *vma,
  40. unsigned long vmaddr)
  41. {
  42. _tlbie(vmaddr);
  43. }
  44. static inline void flush_tlb_page_nohash(struct vm_area_struct *vma,
  45. unsigned long vmaddr)
  46. {
  47. _tlbie(vmaddr);
  48. }
  49. static inline void flush_tlb_range(struct vm_area_struct *vma,
  50. unsigned long start, unsigned long end)
  51. {
  52. _tlbia();
  53. }
  54. static inline void flush_tlb_kernel_range(unsigned long start,
  55. unsigned long end)
  56. {
  57. _tlbia();
  58. }
  59. #elif defined(CONFIG_PPC32)
  60. /*
  61. * TLB flushing for "classic" hash-MMMU 32-bit CPUs, 6xx, 7xx, 7xxx
  62. */
  63. extern void _tlbie(unsigned long address);
  64. extern void _tlbia(void);
  65. extern void flush_tlb_mm(struct mm_struct *mm);
  66. extern void flush_tlb_page(struct vm_area_struct *vma, unsigned long vmaddr);
  67. extern void flush_tlb_page_nohash(struct vm_area_struct *vma, unsigned long addr);
  68. extern void flush_tlb_range(struct vm_area_struct *vma, unsigned long start,
  69. unsigned long end);
  70. extern void flush_tlb_kernel_range(unsigned long start, unsigned long end);
  71. #else
  72. /*
  73. * TLB flushing for 64-bit has-MMU CPUs
  74. */
  75. #include <linux/percpu.h>
  76. #include <asm/page.h>
  77. #define PPC64_TLB_BATCH_NR 192
  78. struct ppc64_tlb_batch {
  79. int active;
  80. unsigned long index;
  81. struct mm_struct *mm;
  82. real_pte_t pte[PPC64_TLB_BATCH_NR];
  83. unsigned long vaddr[PPC64_TLB_BATCH_NR];
  84. unsigned int psize;
  85. int ssize;
  86. };
  87. DECLARE_PER_CPU(struct ppc64_tlb_batch, ppc64_tlb_batch);
  88. extern void __flush_tlb_pending(struct ppc64_tlb_batch *batch);
  89. extern void hpte_need_flush(struct mm_struct *mm, unsigned long addr,
  90. pte_t *ptep, unsigned long pte, int huge);
  91. #define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
  92. static inline void arch_enter_lazy_mmu_mode(void)
  93. {
  94. struct ppc64_tlb_batch *batch = &__get_cpu_var(ppc64_tlb_batch);
  95. batch->active = 1;
  96. }
  97. static inline void arch_leave_lazy_mmu_mode(void)
  98. {
  99. struct ppc64_tlb_batch *batch = &__get_cpu_var(ppc64_tlb_batch);
  100. if (batch->index)
  101. __flush_tlb_pending(batch);
  102. batch->active = 0;
  103. }
  104. #define arch_flush_lazy_mmu_mode() do {} while (0)
  105. extern void flush_hash_page(unsigned long va, real_pte_t pte, int psize,
  106. int ssize, int local);
  107. extern void flush_hash_range(unsigned long number, int local);
  108. static inline void flush_tlb_mm(struct mm_struct *mm)
  109. {
  110. }
  111. static inline void flush_tlb_page(struct vm_area_struct *vma,
  112. unsigned long vmaddr)
  113. {
  114. }
  115. static inline void flush_tlb_page_nohash(struct vm_area_struct *vma,
  116. unsigned long vmaddr)
  117. {
  118. }
  119. static inline void flush_tlb_range(struct vm_area_struct *vma,
  120. unsigned long start, unsigned long end)
  121. {
  122. }
  123. static inline void flush_tlb_kernel_range(unsigned long start,
  124. unsigned long end)
  125. {
  126. }
  127. /* Private function for use by PCI IO mapping code */
  128. extern void __flush_hash_table_range(struct mm_struct *mm, unsigned long start,
  129. unsigned long end);
  130. #endif
  131. /*
  132. * This gets called at the end of handling a page fault, when
  133. * the kernel has put a new PTE into the page table for the process.
  134. * We use it to ensure coherency between the i-cache and d-cache
  135. * for the page which has just been mapped in.
  136. * On machines which use an MMU hash table, we use this to put a
  137. * corresponding HPTE into the hash table ahead of time, instead of
  138. * waiting for the inevitable extra hash-table miss exception.
  139. */
  140. extern void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t);
  141. /*
  142. * This is called in munmap when we have freed up some page-table
  143. * pages. We don't need to do anything here, there's nothing special
  144. * about our page-table pages. -- paulus
  145. */
  146. static inline void flush_tlb_pgtables(struct mm_struct *mm,
  147. unsigned long start, unsigned long end)
  148. {
  149. }
  150. #endif /*__KERNEL__ */
  151. #endif /* _ASM_POWERPC_TLBFLUSH_H */