system.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558
  1. /*
  2. * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu>
  3. */
  4. #ifndef _ASM_POWERPC_SYSTEM_H
  5. #define _ASM_POWERPC_SYSTEM_H
  6. #include <linux/kernel.h>
  7. #include <asm/hw_irq.h>
  8. /*
  9. * Memory barrier.
  10. * The sync instruction guarantees that all memory accesses initiated
  11. * by this processor have been performed (with respect to all other
  12. * mechanisms that access memory). The eieio instruction is a barrier
  13. * providing an ordering (separately) for (a) cacheable stores and (b)
  14. * loads and stores to non-cacheable memory (e.g. I/O devices).
  15. *
  16. * mb() prevents loads and stores being reordered across this point.
  17. * rmb() prevents loads being reordered across this point.
  18. * wmb() prevents stores being reordered across this point.
  19. * read_barrier_depends() prevents data-dependent loads being reordered
  20. * across this point (nop on PPC).
  21. *
  22. * We have to use the sync instructions for mb(), since lwsync doesn't
  23. * order loads with respect to previous stores. Lwsync is fine for
  24. * rmb(), though. Note that rmb() actually uses a sync on 32-bit
  25. * architectures.
  26. *
  27. * For wmb(), we use sync since wmb is used in drivers to order
  28. * stores to system memory with respect to writes to the device.
  29. * However, smp_wmb() can be a lighter-weight eieio barrier on
  30. * SMP since it is only used to order updates to system memory.
  31. */
  32. #define mb() __asm__ __volatile__ ("sync" : : : "memory")
  33. #define rmb() __asm__ __volatile__ (__stringify(LWSYNC) : : : "memory")
  34. #define wmb() __asm__ __volatile__ ("sync" : : : "memory")
  35. #define read_barrier_depends() do { } while(0)
  36. #define set_mb(var, value) do { var = value; mb(); } while (0)
  37. #ifdef __KERNEL__
  38. #ifdef CONFIG_SMP
  39. #define smp_mb() mb()
  40. #define smp_rmb() rmb()
  41. #define smp_wmb() eieio()
  42. #define smp_read_barrier_depends() read_barrier_depends()
  43. #else
  44. #define smp_mb() barrier()
  45. #define smp_rmb() barrier()
  46. #define smp_wmb() barrier()
  47. #define smp_read_barrier_depends() do { } while(0)
  48. #endif /* CONFIG_SMP */
  49. /*
  50. * This is a barrier which prevents following instructions from being
  51. * started until the value of the argument x is known. For example, if
  52. * x is a variable loaded from memory, this prevents following
  53. * instructions from being executed until the load has been performed.
  54. */
  55. #define data_barrier(x) \
  56. asm volatile("twi 0,%0,0; isync" : : "r" (x) : "memory");
  57. struct task_struct;
  58. struct pt_regs;
  59. #ifdef CONFIG_DEBUGGER
  60. extern int (*__debugger)(struct pt_regs *regs);
  61. extern int (*__debugger_ipi)(struct pt_regs *regs);
  62. extern int (*__debugger_bpt)(struct pt_regs *regs);
  63. extern int (*__debugger_sstep)(struct pt_regs *regs);
  64. extern int (*__debugger_iabr_match)(struct pt_regs *regs);
  65. extern int (*__debugger_dabr_match)(struct pt_regs *regs);
  66. extern int (*__debugger_fault_handler)(struct pt_regs *regs);
  67. #define DEBUGGER_BOILERPLATE(__NAME) \
  68. static inline int __NAME(struct pt_regs *regs) \
  69. { \
  70. if (unlikely(__ ## __NAME)) \
  71. return __ ## __NAME(regs); \
  72. return 0; \
  73. }
  74. DEBUGGER_BOILERPLATE(debugger)
  75. DEBUGGER_BOILERPLATE(debugger_ipi)
  76. DEBUGGER_BOILERPLATE(debugger_bpt)
  77. DEBUGGER_BOILERPLATE(debugger_sstep)
  78. DEBUGGER_BOILERPLATE(debugger_iabr_match)
  79. DEBUGGER_BOILERPLATE(debugger_dabr_match)
  80. DEBUGGER_BOILERPLATE(debugger_fault_handler)
  81. #else
  82. static inline int debugger(struct pt_regs *regs) { return 0; }
  83. static inline int debugger_ipi(struct pt_regs *regs) { return 0; }
  84. static inline int debugger_bpt(struct pt_regs *regs) { return 0; }
  85. static inline int debugger_sstep(struct pt_regs *regs) { return 0; }
  86. static inline int debugger_iabr_match(struct pt_regs *regs) { return 0; }
  87. static inline int debugger_dabr_match(struct pt_regs *regs) { return 0; }
  88. static inline int debugger_fault_handler(struct pt_regs *regs) { return 0; }
  89. #endif
  90. extern int set_dabr(unsigned long dabr);
  91. extern void print_backtrace(unsigned long *);
  92. extern void show_regs(struct pt_regs * regs);
  93. extern void flush_instruction_cache(void);
  94. extern void hard_reset_now(void);
  95. extern void poweroff_now(void);
  96. #ifdef CONFIG_6xx
  97. extern long _get_L2CR(void);
  98. extern long _get_L3CR(void);
  99. extern void _set_L2CR(unsigned long);
  100. extern void _set_L3CR(unsigned long);
  101. #else
  102. #define _get_L2CR() 0L
  103. #define _get_L3CR() 0L
  104. #define _set_L2CR(val) do { } while(0)
  105. #define _set_L3CR(val) do { } while(0)
  106. #endif
  107. extern void via_cuda_init(void);
  108. extern void read_rtc_time(void);
  109. extern void pmac_find_display(void);
  110. extern void giveup_fpu(struct task_struct *);
  111. extern void disable_kernel_fp(void);
  112. extern void enable_kernel_fp(void);
  113. extern void flush_fp_to_thread(struct task_struct *);
  114. extern void enable_kernel_altivec(void);
  115. extern void giveup_altivec(struct task_struct *);
  116. extern void load_up_altivec(struct task_struct *);
  117. extern int emulate_altivec(struct pt_regs *);
  118. extern void enable_kernel_spe(void);
  119. extern void giveup_spe(struct task_struct *);
  120. extern void load_up_spe(struct task_struct *);
  121. extern int fix_alignment(struct pt_regs *);
  122. extern void cvt_fd(float *from, double *to, struct thread_struct *thread);
  123. extern void cvt_df(double *from, float *to, struct thread_struct *thread);
  124. #ifndef CONFIG_SMP
  125. extern void discard_lazy_cpu_state(void);
  126. #else
  127. static inline void discard_lazy_cpu_state(void)
  128. {
  129. }
  130. #endif
  131. #ifdef CONFIG_ALTIVEC
  132. extern void flush_altivec_to_thread(struct task_struct *);
  133. #else
  134. static inline void flush_altivec_to_thread(struct task_struct *t)
  135. {
  136. }
  137. #endif
  138. #ifdef CONFIG_SPE
  139. extern void flush_spe_to_thread(struct task_struct *);
  140. #else
  141. static inline void flush_spe_to_thread(struct task_struct *t)
  142. {
  143. }
  144. #endif
  145. extern int call_rtas(const char *, int, int, unsigned long *, ...);
  146. extern void cacheable_memzero(void *p, unsigned int nb);
  147. extern void *cacheable_memcpy(void *, const void *, unsigned int);
  148. extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long);
  149. extern void bad_page_fault(struct pt_regs *, unsigned long, int);
  150. extern int die(const char *, struct pt_regs *, long);
  151. extern void _exception(int, struct pt_regs *, int, unsigned long);
  152. #ifdef CONFIG_BOOKE_WDT
  153. extern u32 booke_wdt_enabled;
  154. extern u32 booke_wdt_period;
  155. #endif /* CONFIG_BOOKE_WDT */
  156. struct device_node;
  157. extern void note_scsi_host(struct device_node *, void *);
  158. extern struct task_struct *__switch_to(struct task_struct *,
  159. struct task_struct *);
  160. #define switch_to(prev, next, last) ((last) = __switch_to((prev), (next)))
  161. struct thread_struct;
  162. extern struct task_struct *_switch(struct thread_struct *prev,
  163. struct thread_struct *next);
  164. extern unsigned int rtas_data;
  165. extern int mem_init_done; /* set on boot once kmalloc can be called */
  166. extern unsigned long memory_limit;
  167. extern unsigned long klimit;
  168. extern void *alloc_maybe_bootmem(size_t size, gfp_t mask);
  169. extern void *zalloc_maybe_bootmem(size_t size, gfp_t mask);
  170. extern int powersave_nap; /* set if nap mode can be used in idle loop */
  171. /*
  172. * Atomic exchange
  173. *
  174. * Changes the memory location '*ptr' to be val and returns
  175. * the previous value stored there.
  176. */
  177. static __inline__ unsigned long
  178. __xchg_u32(volatile void *p, unsigned long val)
  179. {
  180. unsigned long prev;
  181. __asm__ __volatile__(
  182. LWSYNC_ON_SMP
  183. "1: lwarx %0,0,%2 \n"
  184. PPC405_ERR77(0,%2)
  185. " stwcx. %3,0,%2 \n\
  186. bne- 1b"
  187. ISYNC_ON_SMP
  188. : "=&r" (prev), "+m" (*(volatile unsigned int *)p)
  189. : "r" (p), "r" (val)
  190. : "cc", "memory");
  191. return prev;
  192. }
  193. /*
  194. * Atomic exchange
  195. *
  196. * Changes the memory location '*ptr' to be val and returns
  197. * the previous value stored there.
  198. */
  199. static __inline__ unsigned long
  200. __xchg_u32_local(volatile void *p, unsigned long val)
  201. {
  202. unsigned long prev;
  203. __asm__ __volatile__(
  204. "1: lwarx %0,0,%2 \n"
  205. PPC405_ERR77(0,%2)
  206. " stwcx. %3,0,%2 \n\
  207. bne- 1b"
  208. : "=&r" (prev), "+m" (*(volatile unsigned int *)p)
  209. : "r" (p), "r" (val)
  210. : "cc", "memory");
  211. return prev;
  212. }
  213. #ifdef CONFIG_PPC64
  214. static __inline__ unsigned long
  215. __xchg_u64(volatile void *p, unsigned long val)
  216. {
  217. unsigned long prev;
  218. __asm__ __volatile__(
  219. LWSYNC_ON_SMP
  220. "1: ldarx %0,0,%2 \n"
  221. PPC405_ERR77(0,%2)
  222. " stdcx. %3,0,%2 \n\
  223. bne- 1b"
  224. ISYNC_ON_SMP
  225. : "=&r" (prev), "+m" (*(volatile unsigned long *)p)
  226. : "r" (p), "r" (val)
  227. : "cc", "memory");
  228. return prev;
  229. }
  230. static __inline__ unsigned long
  231. __xchg_u64_local(volatile void *p, unsigned long val)
  232. {
  233. unsigned long prev;
  234. __asm__ __volatile__(
  235. "1: ldarx %0,0,%2 \n"
  236. PPC405_ERR77(0,%2)
  237. " stdcx. %3,0,%2 \n\
  238. bne- 1b"
  239. : "=&r" (prev), "+m" (*(volatile unsigned long *)p)
  240. : "r" (p), "r" (val)
  241. : "cc", "memory");
  242. return prev;
  243. }
  244. #endif
  245. /*
  246. * This function doesn't exist, so you'll get a linker error
  247. * if something tries to do an invalid xchg().
  248. */
  249. extern void __xchg_called_with_bad_pointer(void);
  250. static __inline__ unsigned long
  251. __xchg(volatile void *ptr, unsigned long x, unsigned int size)
  252. {
  253. switch (size) {
  254. case 4:
  255. return __xchg_u32(ptr, x);
  256. #ifdef CONFIG_PPC64
  257. case 8:
  258. return __xchg_u64(ptr, x);
  259. #endif
  260. }
  261. __xchg_called_with_bad_pointer();
  262. return x;
  263. }
  264. static __inline__ unsigned long
  265. __xchg_local(volatile void *ptr, unsigned long x, unsigned int size)
  266. {
  267. switch (size) {
  268. case 4:
  269. return __xchg_u32_local(ptr, x);
  270. #ifdef CONFIG_PPC64
  271. case 8:
  272. return __xchg_u64_local(ptr, x);
  273. #endif
  274. }
  275. __xchg_called_with_bad_pointer();
  276. return x;
  277. }
  278. #define xchg(ptr,x) \
  279. ({ \
  280. __typeof__(*(ptr)) _x_ = (x); \
  281. (__typeof__(*(ptr))) __xchg((ptr), (unsigned long)_x_, sizeof(*(ptr))); \
  282. })
  283. #define xchg_local(ptr,x) \
  284. ({ \
  285. __typeof__(*(ptr)) _x_ = (x); \
  286. (__typeof__(*(ptr))) __xchg_local((ptr), \
  287. (unsigned long)_x_, sizeof(*(ptr))); \
  288. })
  289. /*
  290. * Compare and exchange - if *p == old, set it to new,
  291. * and return the old value of *p.
  292. */
  293. #define __HAVE_ARCH_CMPXCHG 1
  294. static __inline__ unsigned long
  295. __cmpxchg_u32(volatile unsigned int *p, unsigned long old, unsigned long new)
  296. {
  297. unsigned int prev;
  298. __asm__ __volatile__ (
  299. LWSYNC_ON_SMP
  300. "1: lwarx %0,0,%2 # __cmpxchg_u32\n\
  301. cmpw 0,%0,%3\n\
  302. bne- 2f\n"
  303. PPC405_ERR77(0,%2)
  304. " stwcx. %4,0,%2\n\
  305. bne- 1b"
  306. ISYNC_ON_SMP
  307. "\n\
  308. 2:"
  309. : "=&r" (prev), "+m" (*p)
  310. : "r" (p), "r" (old), "r" (new)
  311. : "cc", "memory");
  312. return prev;
  313. }
  314. static __inline__ unsigned long
  315. __cmpxchg_u32_local(volatile unsigned int *p, unsigned long old,
  316. unsigned long new)
  317. {
  318. unsigned int prev;
  319. __asm__ __volatile__ (
  320. "1: lwarx %0,0,%2 # __cmpxchg_u32\n\
  321. cmpw 0,%0,%3\n\
  322. bne- 2f\n"
  323. PPC405_ERR77(0,%2)
  324. " stwcx. %4,0,%2\n\
  325. bne- 1b"
  326. "\n\
  327. 2:"
  328. : "=&r" (prev), "+m" (*p)
  329. : "r" (p), "r" (old), "r" (new)
  330. : "cc", "memory");
  331. return prev;
  332. }
  333. #ifdef CONFIG_PPC64
  334. static __inline__ unsigned long
  335. __cmpxchg_u64(volatile unsigned long *p, unsigned long old, unsigned long new)
  336. {
  337. unsigned long prev;
  338. __asm__ __volatile__ (
  339. LWSYNC_ON_SMP
  340. "1: ldarx %0,0,%2 # __cmpxchg_u64\n\
  341. cmpd 0,%0,%3\n\
  342. bne- 2f\n\
  343. stdcx. %4,0,%2\n\
  344. bne- 1b"
  345. ISYNC_ON_SMP
  346. "\n\
  347. 2:"
  348. : "=&r" (prev), "+m" (*p)
  349. : "r" (p), "r" (old), "r" (new)
  350. : "cc", "memory");
  351. return prev;
  352. }
  353. static __inline__ unsigned long
  354. __cmpxchg_u64_local(volatile unsigned long *p, unsigned long old,
  355. unsigned long new)
  356. {
  357. unsigned long prev;
  358. __asm__ __volatile__ (
  359. "1: ldarx %0,0,%2 # __cmpxchg_u64\n\
  360. cmpd 0,%0,%3\n\
  361. bne- 2f\n\
  362. stdcx. %4,0,%2\n\
  363. bne- 1b"
  364. "\n\
  365. 2:"
  366. : "=&r" (prev), "+m" (*p)
  367. : "r" (p), "r" (old), "r" (new)
  368. : "cc", "memory");
  369. return prev;
  370. }
  371. #endif
  372. /* This function doesn't exist, so you'll get a linker error
  373. if something tries to do an invalid cmpxchg(). */
  374. extern void __cmpxchg_called_with_bad_pointer(void);
  375. static __inline__ unsigned long
  376. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new,
  377. unsigned int size)
  378. {
  379. switch (size) {
  380. case 4:
  381. return __cmpxchg_u32(ptr, old, new);
  382. #ifdef CONFIG_PPC64
  383. case 8:
  384. return __cmpxchg_u64(ptr, old, new);
  385. #endif
  386. }
  387. __cmpxchg_called_with_bad_pointer();
  388. return old;
  389. }
  390. static __inline__ unsigned long
  391. __cmpxchg_local(volatile void *ptr, unsigned long old, unsigned long new,
  392. unsigned int size)
  393. {
  394. switch (size) {
  395. case 4:
  396. return __cmpxchg_u32_local(ptr, old, new);
  397. #ifdef CONFIG_PPC64
  398. case 8:
  399. return __cmpxchg_u64_local(ptr, old, new);
  400. #endif
  401. }
  402. __cmpxchg_called_with_bad_pointer();
  403. return old;
  404. }
  405. #define cmpxchg(ptr,o,n) \
  406. ({ \
  407. __typeof__(*(ptr)) _o_ = (o); \
  408. __typeof__(*(ptr)) _n_ = (n); \
  409. (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
  410. (unsigned long)_n_, sizeof(*(ptr))); \
  411. })
  412. #define cmpxchg_local(ptr,o,n) \
  413. ({ \
  414. __typeof__(*(ptr)) _o_ = (o); \
  415. __typeof__(*(ptr)) _n_ = (n); \
  416. (__typeof__(*(ptr))) __cmpxchg_local((ptr), (unsigned long)_o_, \
  417. (unsigned long)_n_, sizeof(*(ptr))); \
  418. })
  419. #ifdef CONFIG_PPC64
  420. /*
  421. * We handle most unaligned accesses in hardware. On the other hand
  422. * unaligned DMA can be very expensive on some ppc64 IO chips (it does
  423. * powers of 2 writes until it reaches sufficient alignment).
  424. *
  425. * Based on this we disable the IP header alignment in network drivers.
  426. * We also modify NET_SKB_PAD to be a cacheline in size, thus maintaining
  427. * cacheline alignment of buffers.
  428. */
  429. #define NET_IP_ALIGN 0
  430. #define NET_SKB_PAD L1_CACHE_BYTES
  431. #endif
  432. #define arch_align_stack(x) (x)
  433. /* Used in very early kernel initialization. */
  434. extern unsigned long reloc_offset(void);
  435. extern unsigned long add_reloc_offset(unsigned long);
  436. extern void reloc_got2(unsigned long);
  437. #define PTRRELOC(x) ((typeof(x)) add_reloc_offset((unsigned long)(x)))
  438. static inline void create_instruction(unsigned long addr, unsigned int instr)
  439. {
  440. unsigned int *p;
  441. p = (unsigned int *)addr;
  442. *p = instr;
  443. asm ("dcbst 0, %0; sync; icbi 0,%0; sync; isync" : : "r" (p));
  444. }
  445. /* Flags for create_branch:
  446. * "b" == create_branch(addr, target, 0);
  447. * "ba" == create_branch(addr, target, BRANCH_ABSOLUTE);
  448. * "bl" == create_branch(addr, target, BRANCH_SET_LINK);
  449. * "bla" == create_branch(addr, target, BRANCH_ABSOLUTE | BRANCH_SET_LINK);
  450. */
  451. #define BRANCH_SET_LINK 0x1
  452. #define BRANCH_ABSOLUTE 0x2
  453. static inline void create_branch(unsigned long addr,
  454. unsigned long target, int flags)
  455. {
  456. unsigned int instruction;
  457. if (! (flags & BRANCH_ABSOLUTE))
  458. target = target - addr;
  459. /* Mask out the flags and target, so they don't step on each other. */
  460. instruction = 0x48000000 | (flags & 0x3) | (target & 0x03FFFFFC);
  461. create_instruction(addr, instruction);
  462. }
  463. static inline void create_function_call(unsigned long addr, void * func)
  464. {
  465. unsigned long func_addr;
  466. #ifdef CONFIG_PPC64
  467. /*
  468. * On PPC64 the function pointer actually points to the function's
  469. * descriptor. The first entry in the descriptor is the address
  470. * of the function text.
  471. */
  472. func_addr = *(unsigned long *)func;
  473. #else
  474. func_addr = (unsigned long)func;
  475. #endif
  476. create_branch(addr, func_addr, BRANCH_SET_LINK);
  477. }
  478. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  479. extern void account_system_vtime(struct task_struct *);
  480. #endif
  481. extern struct dentry *powerpc_debugfs_root;
  482. #endif /* __KERNEL__ */
  483. #endif /* _ASM_POWERPC_SYSTEM_H */