pci.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233
  1. #ifndef __ASM_POWERPC_PCI_H
  2. #define __ASM_POWERPC_PCI_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/types.h>
  11. #include <linux/slab.h>
  12. #include <linux/string.h>
  13. #include <linux/dma-mapping.h>
  14. #include <asm/machdep.h>
  15. #include <asm/scatterlist.h>
  16. #include <asm/io.h>
  17. #include <asm/prom.h>
  18. #include <asm/pci-bridge.h>
  19. #include <asm-generic/pci-dma-compat.h>
  20. #define PCIBIOS_MIN_IO 0x1000
  21. #define PCIBIOS_MIN_MEM 0x10000000
  22. struct pci_dev;
  23. /* Values for the `which' argument to sys_pciconfig_iobase syscall. */
  24. #define IOBASE_BRIDGE_NUMBER 0
  25. #define IOBASE_MEMORY 1
  26. #define IOBASE_IO 2
  27. #define IOBASE_ISA_IO 3
  28. #define IOBASE_ISA_MEM 4
  29. /*
  30. * Set this to 1 if you want the kernel to re-assign all PCI
  31. * bus numbers
  32. */
  33. extern int pci_assign_all_buses;
  34. #define pcibios_assign_all_busses() (pci_assign_all_buses)
  35. #define pcibios_scan_all_fns(a, b) 0
  36. static inline void pcibios_set_master(struct pci_dev *dev)
  37. {
  38. /* No special bus mastering setup handling */
  39. }
  40. static inline void pcibios_penalize_isa_irq(int irq, int active)
  41. {
  42. /* We don't do dynamic PCI IRQ allocation */
  43. }
  44. #define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
  45. static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
  46. {
  47. if (ppc_md.pci_get_legacy_ide_irq)
  48. return ppc_md.pci_get_legacy_ide_irq(dev, channel);
  49. return channel ? 15 : 14;
  50. }
  51. #ifdef CONFIG_PPC64
  52. /*
  53. * We want to avoid touching the cacheline size or MWI bit.
  54. * pSeries firmware sets the cacheline size (which is not the cpu cacheline
  55. * size in all cases) and hardware treats MWI the same as memory write.
  56. */
  57. #define PCI_DISABLE_MWI
  58. #ifdef CONFIG_PCI
  59. extern void set_pci_dma_ops(struct dma_mapping_ops *dma_ops);
  60. extern struct dma_mapping_ops *get_pci_dma_ops(void);
  61. static inline void pci_dma_burst_advice(struct pci_dev *pdev,
  62. enum pci_dma_burst_strategy *strat,
  63. unsigned long *strategy_parameter)
  64. {
  65. unsigned long cacheline_size;
  66. u8 byte;
  67. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
  68. if (byte == 0)
  69. cacheline_size = 1024;
  70. else
  71. cacheline_size = (int) byte * 4;
  72. *strat = PCI_DMA_BURST_MULTIPLE;
  73. *strategy_parameter = cacheline_size;
  74. }
  75. #else /* CONFIG_PCI */
  76. #define set_pci_dma_ops(d)
  77. #define get_pci_dma_ops() NULL
  78. #endif
  79. /* Decide whether to display the domain number in /proc */
  80. extern int pci_proc_domain(struct pci_bus *bus);
  81. #else /* 32-bit */
  82. #ifdef CONFIG_PCI
  83. static inline void pci_dma_burst_advice(struct pci_dev *pdev,
  84. enum pci_dma_burst_strategy *strat,
  85. unsigned long *strategy_parameter)
  86. {
  87. *strat = PCI_DMA_BURST_INFINITY;
  88. *strategy_parameter = ~0UL;
  89. }
  90. #endif
  91. /* Set the name of the bus as it appears in /proc/bus/pci */
  92. static inline int pci_proc_domain(struct pci_bus *bus)
  93. {
  94. return 0;
  95. }
  96. #endif /* CONFIG_PPC64 */
  97. extern int pci_domain_nr(struct pci_bus *bus);
  98. struct vm_area_struct;
  99. /* Map a range of PCI memory or I/O space for a device into user space */
  100. int pci_mmap_page_range(struct pci_dev *pdev, struct vm_area_struct *vma,
  101. enum pci_mmap_state mmap_state, int write_combine);
  102. /* Tell drivers/pci/proc.c that we have pci_mmap_page_range() */
  103. #define HAVE_PCI_MMAP 1
  104. #if defined(CONFIG_PPC64) || defined(CONFIG_NOT_COHERENT_CACHE)
  105. /*
  106. * For 64-bit kernels, pci_unmap_{single,page} is not a nop.
  107. * For 32-bit non-coherent kernels, pci_dma_sync_single_for_cpu() and
  108. * so on are not nops.
  109. * and thus...
  110. */
  111. #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
  112. dma_addr_t ADDR_NAME;
  113. #define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
  114. __u32 LEN_NAME;
  115. #define pci_unmap_addr(PTR, ADDR_NAME) \
  116. ((PTR)->ADDR_NAME)
  117. #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
  118. (((PTR)->ADDR_NAME) = (VAL))
  119. #define pci_unmap_len(PTR, LEN_NAME) \
  120. ((PTR)->LEN_NAME)
  121. #define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
  122. (((PTR)->LEN_NAME) = (VAL))
  123. #else /* 32-bit && coherent */
  124. /* pci_unmap_{page,single} is a nop so... */
  125. #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME)
  126. #define DECLARE_PCI_UNMAP_LEN(LEN_NAME)
  127. #define pci_unmap_addr(PTR, ADDR_NAME) (0)
  128. #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) do { } while (0)
  129. #define pci_unmap_len(PTR, LEN_NAME) (0)
  130. #define pci_unmap_len_set(PTR, LEN_NAME, VAL) do { } while (0)
  131. #endif /* CONFIG_PPC64 || CONFIG_NOT_COHERENT_CACHE */
  132. #ifdef CONFIG_PPC64
  133. /* The PCI address space does not equal the physical memory address
  134. * space (we have an IOMMU). The IDE and SCSI device layers use
  135. * this boolean for bounce buffer decisions.
  136. */
  137. #define PCI_DMA_BUS_IS_PHYS (0)
  138. #else /* 32-bit */
  139. /* The PCI address space does equal the physical memory
  140. * address space (no IOMMU). The IDE and SCSI device layers use
  141. * this boolean for bounce buffer decisions.
  142. */
  143. #define PCI_DMA_BUS_IS_PHYS (1)
  144. #endif /* CONFIG_PPC64 */
  145. extern void pcibios_resource_to_bus(struct pci_dev *dev,
  146. struct pci_bus_region *region,
  147. struct resource *res);
  148. extern void pcibios_bus_to_resource(struct pci_dev *dev,
  149. struct resource *res,
  150. struct pci_bus_region *region);
  151. static inline struct resource *pcibios_select_root(struct pci_dev *pdev,
  152. struct resource *res)
  153. {
  154. struct resource *root = NULL;
  155. if (res->flags & IORESOURCE_IO)
  156. root = &ioport_resource;
  157. if (res->flags & IORESOURCE_MEM)
  158. root = &iomem_resource;
  159. return root;
  160. }
  161. extern void pcibios_fixup_device_resources(struct pci_dev *dev,
  162. struct pci_bus *bus);
  163. extern void pcibios_setup_new_device(struct pci_dev *dev);
  164. extern void pcibios_claim_one_bus(struct pci_bus *b);
  165. extern struct pci_controller *init_phb_dynamic(struct device_node *dn);
  166. extern struct pci_dev *of_create_pci_dev(struct device_node *node,
  167. struct pci_bus *bus, int devfn);
  168. extern void of_scan_pci_bridge(struct device_node *node,
  169. struct pci_dev *dev);
  170. extern void of_scan_bus(struct device_node *node, struct pci_bus *bus);
  171. extern int pci_read_irq_line(struct pci_dev *dev);
  172. struct file;
  173. extern pgprot_t pci_phys_mem_access_prot(struct file *file,
  174. unsigned long pfn,
  175. unsigned long size,
  176. pgprot_t prot);
  177. #define HAVE_ARCH_PCI_RESOURCE_TO_USER
  178. extern void pci_resource_to_user(const struct pci_dev *dev, int bar,
  179. const struct resource *rsrc,
  180. resource_size_t *start, resource_size_t *end);
  181. #endif /* __KERNEL__ */
  182. #endif /* __ASM_POWERPC_PCI_H */