mpc52xx.h 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. /*
  2. * Prototypes, etc. for the Freescale MPC52xx embedded cpu chips
  3. * May need to be cleaned as the port goes on ...
  4. *
  5. * Copyright (C) 2004-2005 Sylvain Munaut <tnt@246tNt.com>
  6. * Copyright (C) 2003 MontaVista, Software, Inc.
  7. *
  8. * This file is licensed under the terms of the GNU General Public License
  9. * version 2. This program is licensed "as is" without any warranty of any
  10. * kind, whether express or implied.
  11. */
  12. #ifndef __ASM_POWERPC_MPC52xx_H__
  13. #define __ASM_POWERPC_MPC52xx_H__
  14. #ifndef __ASSEMBLY__
  15. #include <asm/types.h>
  16. #include <asm/prom.h>
  17. #endif /* __ASSEMBLY__ */
  18. /* ======================================================================== */
  19. /* Structures mapping of some unit register set */
  20. /* ======================================================================== */
  21. #ifndef __ASSEMBLY__
  22. /* Memory Mapping Control */
  23. struct mpc52xx_mmap_ctl {
  24. u32 mbar; /* MMAP_CTRL + 0x00 */
  25. u32 cs0_start; /* MMAP_CTRL + 0x04 */
  26. u32 cs0_stop; /* MMAP_CTRL + 0x08 */
  27. u32 cs1_start; /* MMAP_CTRL + 0x0c */
  28. u32 cs1_stop; /* MMAP_CTRL + 0x10 */
  29. u32 cs2_start; /* MMAP_CTRL + 0x14 */
  30. u32 cs2_stop; /* MMAP_CTRL + 0x18 */
  31. u32 cs3_start; /* MMAP_CTRL + 0x1c */
  32. u32 cs3_stop; /* MMAP_CTRL + 0x20 */
  33. u32 cs4_start; /* MMAP_CTRL + 0x24 */
  34. u32 cs4_stop; /* MMAP_CTRL + 0x28 */
  35. u32 cs5_start; /* MMAP_CTRL + 0x2c */
  36. u32 cs5_stop; /* MMAP_CTRL + 0x30 */
  37. u32 sdram0; /* MMAP_CTRL + 0x34 */
  38. u32 sdram1; /* MMAP_CTRL + 0X38 */
  39. u32 reserved[4]; /* MMAP_CTRL + 0x3c .. 0x48 */
  40. u32 boot_start; /* MMAP_CTRL + 0x4c */
  41. u32 boot_stop; /* MMAP_CTRL + 0x50 */
  42. u32 ipbi_ws_ctrl; /* MMAP_CTRL + 0x54 */
  43. u32 cs6_start; /* MMAP_CTRL + 0x58 */
  44. u32 cs6_stop; /* MMAP_CTRL + 0x5c */
  45. u32 cs7_start; /* MMAP_CTRL + 0x60 */
  46. u32 cs7_stop; /* MMAP_CTRL + 0x64 */
  47. };
  48. /* SDRAM control */
  49. struct mpc52xx_sdram {
  50. u32 mode; /* SDRAM + 0x00 */
  51. u32 ctrl; /* SDRAM + 0x04 */
  52. u32 config1; /* SDRAM + 0x08 */
  53. u32 config2; /* SDRAM + 0x0c */
  54. };
  55. /* SDMA */
  56. struct mpc52xx_sdma {
  57. u32 taskBar; /* SDMA + 0x00 */
  58. u32 currentPointer; /* SDMA + 0x04 */
  59. u32 endPointer; /* SDMA + 0x08 */
  60. u32 variablePointer; /* SDMA + 0x0c */
  61. u8 IntVect1; /* SDMA + 0x10 */
  62. u8 IntVect2; /* SDMA + 0x11 */
  63. u16 PtdCntrl; /* SDMA + 0x12 */
  64. u32 IntPend; /* SDMA + 0x14 */
  65. u32 IntMask; /* SDMA + 0x18 */
  66. u16 tcr[16]; /* SDMA + 0x1c .. 0x3a */
  67. u8 ipr[32]; /* SDMA + 0x3c .. 0x5b */
  68. u32 cReqSelect; /* SDMA + 0x5c */
  69. u32 task_size0; /* SDMA + 0x60 */
  70. u32 task_size1; /* SDMA + 0x64 */
  71. u32 MDEDebug; /* SDMA + 0x68 */
  72. u32 ADSDebug; /* SDMA + 0x6c */
  73. u32 Value1; /* SDMA + 0x70 */
  74. u32 Value2; /* SDMA + 0x74 */
  75. u32 Control; /* SDMA + 0x78 */
  76. u32 Status; /* SDMA + 0x7c */
  77. u32 PTDDebug; /* SDMA + 0x80 */
  78. };
  79. /* GPT */
  80. struct mpc52xx_gpt {
  81. u32 mode; /* GPTx + 0x00 */
  82. u32 count; /* GPTx + 0x04 */
  83. u32 pwm; /* GPTx + 0x08 */
  84. u32 status; /* GPTx + 0X0c */
  85. };
  86. /* GPIO */
  87. struct mpc52xx_gpio {
  88. u32 port_config; /* GPIO + 0x00 */
  89. u32 simple_gpioe; /* GPIO + 0x04 */
  90. u32 simple_ode; /* GPIO + 0x08 */
  91. u32 simple_ddr; /* GPIO + 0x0c */
  92. u32 simple_dvo; /* GPIO + 0x10 */
  93. u32 simple_ival; /* GPIO + 0x14 */
  94. u8 outo_gpioe; /* GPIO + 0x18 */
  95. u8 reserved1[3]; /* GPIO + 0x19 */
  96. u8 outo_dvo; /* GPIO + 0x1c */
  97. u8 reserved2[3]; /* GPIO + 0x1d */
  98. u8 sint_gpioe; /* GPIO + 0x20 */
  99. u8 reserved3[3]; /* GPIO + 0x21 */
  100. u8 sint_ode; /* GPIO + 0x24 */
  101. u8 reserved4[3]; /* GPIO + 0x25 */
  102. u8 sint_ddr; /* GPIO + 0x28 */
  103. u8 reserved5[3]; /* GPIO + 0x29 */
  104. u8 sint_dvo; /* GPIO + 0x2c */
  105. u8 reserved6[3]; /* GPIO + 0x2d */
  106. u8 sint_inten; /* GPIO + 0x30 */
  107. u8 reserved7[3]; /* GPIO + 0x31 */
  108. u16 sint_itype; /* GPIO + 0x34 */
  109. u16 reserved8; /* GPIO + 0x36 */
  110. u8 gpio_control; /* GPIO + 0x38 */
  111. u8 reserved9[3]; /* GPIO + 0x39 */
  112. u8 sint_istat; /* GPIO + 0x3c */
  113. u8 sint_ival; /* GPIO + 0x3d */
  114. u8 bus_errs; /* GPIO + 0x3e */
  115. u8 reserved10; /* GPIO + 0x3f */
  116. };
  117. #define MPC52xx_GPIO_PSC_CONFIG_UART_WITHOUT_CD 4
  118. #define MPC52xx_GPIO_PSC_CONFIG_UART_WITH_CD 5
  119. #define MPC52xx_GPIO_PCI_DIS (1<<15)
  120. /* GPIO with WakeUp*/
  121. struct mpc52xx_gpio_wkup {
  122. u8 wkup_gpioe; /* GPIO_WKUP + 0x00 */
  123. u8 reserved1[3]; /* GPIO_WKUP + 0x03 */
  124. u8 wkup_ode; /* GPIO_WKUP + 0x04 */
  125. u8 reserved2[3]; /* GPIO_WKUP + 0x05 */
  126. u8 wkup_ddr; /* GPIO_WKUP + 0x08 */
  127. u8 reserved3[3]; /* GPIO_WKUP + 0x09 */
  128. u8 wkup_dvo; /* GPIO_WKUP + 0x0C */
  129. u8 reserved4[3]; /* GPIO_WKUP + 0x0D */
  130. u8 wkup_inten; /* GPIO_WKUP + 0x10 */
  131. u8 reserved5[3]; /* GPIO_WKUP + 0x11 */
  132. u8 wkup_iinten; /* GPIO_WKUP + 0x14 */
  133. u8 reserved6[3]; /* GPIO_WKUP + 0x15 */
  134. u16 wkup_itype; /* GPIO_WKUP + 0x18 */
  135. u8 reserved7[2]; /* GPIO_WKUP + 0x1A */
  136. u8 wkup_maste; /* GPIO_WKUP + 0x1C */
  137. u8 reserved8[3]; /* GPIO_WKUP + 0x1D */
  138. u8 wkup_ival; /* GPIO_WKUP + 0x20 */
  139. u8 reserved9[3]; /* GPIO_WKUP + 0x21 */
  140. u8 wkup_istat; /* GPIO_WKUP + 0x24 */
  141. u8 reserved10[3]; /* GPIO_WKUP + 0x25 */
  142. };
  143. /* XLB Bus control */
  144. struct mpc52xx_xlb {
  145. u8 reserved[0x40];
  146. u32 config; /* XLB + 0x40 */
  147. u32 version; /* XLB + 0x44 */
  148. u32 status; /* XLB + 0x48 */
  149. u32 int_enable; /* XLB + 0x4c */
  150. u32 addr_capture; /* XLB + 0x50 */
  151. u32 bus_sig_capture; /* XLB + 0x54 */
  152. u32 addr_timeout; /* XLB + 0x58 */
  153. u32 data_timeout; /* XLB + 0x5c */
  154. u32 bus_act_timeout; /* XLB + 0x60 */
  155. u32 master_pri_enable; /* XLB + 0x64 */
  156. u32 master_priority; /* XLB + 0x68 */
  157. u32 base_address; /* XLB + 0x6c */
  158. u32 snoop_window; /* XLB + 0x70 */
  159. };
  160. #define MPC52xx_XLB_CFG_PLDIS (1 << 31)
  161. #define MPC52xx_XLB_CFG_SNOOP (1 << 15)
  162. /* Clock Distribution control */
  163. struct mpc52xx_cdm {
  164. u32 jtag_id; /* CDM + 0x00 reg0 read only */
  165. u32 rstcfg; /* CDM + 0x04 reg1 read only */
  166. u32 breadcrumb; /* CDM + 0x08 reg2 */
  167. u8 mem_clk_sel; /* CDM + 0x0c reg3 byte0 */
  168. u8 xlb_clk_sel; /* CDM + 0x0d reg3 byte1 read only */
  169. u8 ipb_clk_sel; /* CDM + 0x0e reg3 byte2 */
  170. u8 pci_clk_sel; /* CDM + 0x0f reg3 byte3 */
  171. u8 ext_48mhz_en; /* CDM + 0x10 reg4 byte0 */
  172. u8 fd_enable; /* CDM + 0x11 reg4 byte1 */
  173. u16 fd_counters; /* CDM + 0x12 reg4 byte2,3 */
  174. u32 clk_enables; /* CDM + 0x14 reg5 */
  175. u8 osc_disable; /* CDM + 0x18 reg6 byte0 */
  176. u8 reserved0[3]; /* CDM + 0x19 reg6 byte1,2,3 */
  177. u8 ccs_sleep_enable; /* CDM + 0x1c reg7 byte0 */
  178. u8 osc_sleep_enable; /* CDM + 0x1d reg7 byte1 */
  179. u8 reserved1; /* CDM + 0x1e reg7 byte2 */
  180. u8 ccs_qreq_test; /* CDM + 0x1f reg7 byte3 */
  181. u8 soft_reset; /* CDM + 0x20 u8 byte0 */
  182. u8 no_ckstp; /* CDM + 0x21 u8 byte0 */
  183. u8 reserved2[2]; /* CDM + 0x22 u8 byte1,2,3 */
  184. u8 pll_lock; /* CDM + 0x24 reg9 byte0 */
  185. u8 pll_looselock; /* CDM + 0x25 reg9 byte1 */
  186. u8 pll_sm_lockwin; /* CDM + 0x26 reg9 byte2 */
  187. u8 reserved3; /* CDM + 0x27 reg9 byte3 */
  188. u16 reserved4; /* CDM + 0x28 reg10 byte0,1 */
  189. u16 mclken_div_psc1; /* CDM + 0x2a reg10 byte2,3 */
  190. u16 reserved5; /* CDM + 0x2c reg11 byte0,1 */
  191. u16 mclken_div_psc2; /* CDM + 0x2e reg11 byte2,3 */
  192. u16 reserved6; /* CDM + 0x30 reg12 byte0,1 */
  193. u16 mclken_div_psc3; /* CDM + 0x32 reg12 byte2,3 */
  194. u16 reserved7; /* CDM + 0x34 reg13 byte0,1 */
  195. u16 mclken_div_psc6; /* CDM + 0x36 reg13 byte2,3 */
  196. };
  197. #endif /* __ASSEMBLY__ */
  198. /* ========================================================================= */
  199. /* Prototypes for MPC52xx sysdev */
  200. /* ========================================================================= */
  201. #ifndef __ASSEMBLY__
  202. extern void __iomem * mpc52xx_find_and_map(const char *);
  203. extern unsigned int mpc52xx_find_ipb_freq(struct device_node *node);
  204. extern void mpc5200_setup_xlb_arbiter(void);
  205. extern void mpc52xx_declare_of_platform_devices(void);
  206. extern void mpc52xx_init_irq(void);
  207. extern unsigned int mpc52xx_get_irq(void);
  208. extern int __init mpc52xx_add_bridge(struct device_node *node);
  209. #endif /* __ASSEMBLY__ */
  210. #ifdef CONFIG_PM
  211. struct mpc52xx_suspend {
  212. void (*board_suspend_prepare)(void __iomem *mbar);
  213. void (*board_resume_finish)(void __iomem *mbar);
  214. };
  215. extern struct mpc52xx_suspend mpc52xx_suspend;
  216. extern int __init mpc52xx_pm_init(void);
  217. extern int mpc52xx_set_wakeup_gpio(u8 pin, u8 level);
  218. #ifdef CONFIG_PPC_LITE5200
  219. extern int __init lite5200_pm_init(void);
  220. /* lite5200 calls mpc5200 suspend functions, so here they are */
  221. extern int mpc52xx_pm_prepare(suspend_state_t);
  222. extern int mpc52xx_pm_enter(suspend_state_t);
  223. extern int mpc52xx_pm_finish(suspend_state_t);
  224. extern char saved_sram[0x4000]; /* reuse buffer from mpc52xx suspend */
  225. #endif
  226. #endif /* CONFIG_PM */
  227. #endif /* __ASM_POWERPC_MPC52xx_H__ */