mmu-44x.h 2.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576
  1. #ifndef _ASM_POWERPC_MMU_44X_H_
  2. #define _ASM_POWERPC_MMU_44X_H_
  3. /*
  4. * PPC440 support
  5. */
  6. #define PPC44x_MMUCR_TID 0x000000ff
  7. #define PPC44x_MMUCR_STS 0x00010000
  8. #define PPC44x_TLB_PAGEID 0
  9. #define PPC44x_TLB_XLAT 1
  10. #define PPC44x_TLB_ATTRIB 2
  11. /* Page identification fields */
  12. #define PPC44x_TLB_EPN_MASK 0xfffffc00 /* Effective Page Number */
  13. #define PPC44x_TLB_VALID 0x00000200 /* Valid flag */
  14. #define PPC44x_TLB_TS 0x00000100 /* Translation address space */
  15. #define PPC44x_TLB_1K 0x00000000 /* Page sizes */
  16. #define PPC44x_TLB_4K 0x00000010
  17. #define PPC44x_TLB_16K 0x00000020
  18. #define PPC44x_TLB_64K 0x00000030
  19. #define PPC44x_TLB_256K 0x00000040
  20. #define PPC44x_TLB_1M 0x00000050
  21. #define PPC44x_TLB_16M 0x00000070
  22. #define PPC44x_TLB_256M 0x00000090
  23. /* Translation fields */
  24. #define PPC44x_TLB_RPN_MASK 0xfffffc00 /* Real Page Number */
  25. #define PPC44x_TLB_ERPN_MASK 0x0000000f
  26. /* Storage attribute and access control fields */
  27. #define PPC44x_TLB_ATTR_MASK 0x0000ff80
  28. #define PPC44x_TLB_U0 0x00008000 /* User 0 */
  29. #define PPC44x_TLB_U1 0x00004000 /* User 1 */
  30. #define PPC44x_TLB_U2 0x00002000 /* User 2 */
  31. #define PPC44x_TLB_U3 0x00001000 /* User 3 */
  32. #define PPC44x_TLB_W 0x00000800 /* Caching is write-through */
  33. #define PPC44x_TLB_I 0x00000400 /* Caching is inhibited */
  34. #define PPC44x_TLB_M 0x00000200 /* Memory is coherent */
  35. #define PPC44x_TLB_G 0x00000100 /* Memory is guarded */
  36. #define PPC44x_TLB_E 0x00000080 /* Memory is guarded */
  37. #define PPC44x_TLB_PERM_MASK 0x0000003f
  38. #define PPC44x_TLB_UX 0x00000020 /* User execution */
  39. #define PPC44x_TLB_UW 0x00000010 /* User write */
  40. #define PPC44x_TLB_UR 0x00000008 /* User read */
  41. #define PPC44x_TLB_SX 0x00000004 /* Super execution */
  42. #define PPC44x_TLB_SW 0x00000002 /* Super write */
  43. #define PPC44x_TLB_SR 0x00000001 /* Super read */
  44. /* Number of TLB entries */
  45. #define PPC44x_TLB_SIZE 64
  46. #ifndef __ASSEMBLY__
  47. typedef unsigned long long phys_addr_t;
  48. typedef struct {
  49. unsigned long id;
  50. unsigned long vdso_base;
  51. } mm_context_t;
  52. #endif /* !__ASSEMBLY__ */
  53. #ifndef CONFIG_PPC_EARLY_DEBUG_44x
  54. #define PPC44x_EARLY_TLBS 1
  55. #else
  56. #define PPC44x_EARLY_TLBS 2
  57. #define PPC44x_EARLY_DEBUG_VIRTADDR (ASM_CONST(0xf0000000) \
  58. | (ASM_CONST(CONFIG_PPC_EARLY_DEBUG_44x_PHYSLOW) & 0xffff))
  59. #endif
  60. /* Size of the TLBs used for pinning in lowmem */
  61. #define PPC_PIN_SIZE (1 << 28) /* 256M */
  62. #endif /* _ASM_POWERPC_MMU_44X_H_ */