system.h 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. #ifndef _M68KNOMMU_SYSTEM_H
  2. #define _M68KNOMMU_SYSTEM_H
  3. #include <linux/linkage.h>
  4. #include <asm/segment.h>
  5. #include <asm/entry.h>
  6. /*
  7. * switch_to(n) should switch tasks to task ptr, first checking that
  8. * ptr isn't the current task, in which case it does nothing. This
  9. * also clears the TS-flag if the task we switched to has used the
  10. * math co-processor latest.
  11. */
  12. /*
  13. * switch_to() saves the extra registers, that are not saved
  14. * automatically by SAVE_SWITCH_STACK in resume(), ie. d0-d5 and
  15. * a0-a1. Some of these are used by schedule() and its predecessors
  16. * and so we might get see unexpected behaviors when a task returns
  17. * with unexpected register values.
  18. *
  19. * syscall stores these registers itself and none of them are used
  20. * by syscall after the function in the syscall has been called.
  21. *
  22. * Beware that resume now expects *next to be in d1 and the offset of
  23. * tss to be in a1. This saves a few instructions as we no longer have
  24. * to push them onto the stack and read them back right after.
  25. *
  26. * 02/17/96 - Jes Sorensen (jds@kom.auc.dk)
  27. *
  28. * Changed 96/09/19 by Andreas Schwab
  29. * pass prev in a0, next in a1, offset of tss in d1, and whether
  30. * the mm structures are shared in d2 (to avoid atc flushing).
  31. */
  32. asmlinkage void resume(void);
  33. #define switch_to(prev,next,last) \
  34. { \
  35. void *_last; \
  36. __asm__ __volatile__( \
  37. "movel %1, %%a0\n\t" \
  38. "movel %2, %%a1\n\t" \
  39. "jbsr resume\n\t" \
  40. "movel %%d1, %0\n\t" \
  41. : "=d" (_last) \
  42. : "d" (prev), "d" (next) \
  43. : "cc", "d0", "d1", "d2", "d3", "d4", "d5", "a0", "a1"); \
  44. (last) = _last; \
  45. }
  46. #ifdef CONFIG_COLDFIRE
  47. #define local_irq_enable() __asm__ __volatile__ ( \
  48. "move %/sr,%%d0\n\t" \
  49. "andi.l #0xf8ff,%%d0\n\t" \
  50. "move %%d0,%/sr\n" \
  51. : /* no outputs */ \
  52. : \
  53. : "cc", "%d0", "memory")
  54. #define local_irq_disable() __asm__ __volatile__ ( \
  55. "move %/sr,%%d0\n\t" \
  56. "ori.l #0x0700,%%d0\n\t" \
  57. "move %%d0,%/sr\n" \
  58. : /* no outputs */ \
  59. : \
  60. : "cc", "%d0", "memory")
  61. /* For spinlocks etc */
  62. #define local_irq_save(x) __asm__ __volatile__ ( \
  63. "movew %%sr,%0\n\t" \
  64. "movew #0x0700,%%d0\n\t" \
  65. "or.l %0,%%d0\n\t" \
  66. "movew %%d0,%/sr" \
  67. : "=d" (x) \
  68. : \
  69. : "cc", "%d0", "memory")
  70. #else
  71. /* portable version */ /* FIXME - see entry.h*/
  72. #define ALLOWINT 0xf8ff
  73. #define local_irq_enable() asm volatile ("andiw %0,%%sr": : "i" (ALLOWINT) : "memory")
  74. #define local_irq_disable() asm volatile ("oriw #0x0700,%%sr": : : "memory")
  75. #endif
  76. #define local_save_flags(x) asm volatile ("movew %%sr,%0":"=d" (x) : : "memory")
  77. #define local_irq_restore(x) asm volatile ("movew %0,%%sr": :"d" (x) : "memory")
  78. /* For spinlocks etc */
  79. #ifndef local_irq_save
  80. #define local_irq_save(x) do { local_save_flags(x); local_irq_disable(); } while (0)
  81. #endif
  82. #define irqs_disabled() \
  83. ({ \
  84. unsigned long flags; \
  85. local_save_flags(flags); \
  86. ((flags & 0x0700) == 0x0700); \
  87. })
  88. #define iret() __asm__ __volatile__ ("rte": : :"memory", "sp", "cc")
  89. /*
  90. * Force strict CPU ordering.
  91. * Not really required on m68k...
  92. */
  93. #define nop() asm volatile ("nop"::)
  94. #define mb() asm volatile ("" : : :"memory")
  95. #define rmb() asm volatile ("" : : :"memory")
  96. #define wmb() asm volatile ("" : : :"memory")
  97. #define set_rmb(var, value) do { xchg(&var, value); } while (0)
  98. #define set_mb(var, value) set_rmb(var, value)
  99. #ifdef CONFIG_SMP
  100. #define smp_mb() mb()
  101. #define smp_rmb() rmb()
  102. #define smp_wmb() wmb()
  103. #define smp_read_barrier_depends() read_barrier_depends()
  104. #else
  105. #define smp_mb() barrier()
  106. #define smp_rmb() barrier()
  107. #define smp_wmb() barrier()
  108. #define smp_read_barrier_depends() do { } while(0)
  109. #endif
  110. #define xchg(ptr,x) ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
  111. struct __xchg_dummy { unsigned long a[100]; };
  112. #define __xg(x) ((volatile struct __xchg_dummy *)(x))
  113. #ifndef CONFIG_RMW_INSNS
  114. static inline unsigned long __xchg(unsigned long x, volatile void * ptr, int size)
  115. {
  116. unsigned long tmp, flags;
  117. local_irq_save(flags);
  118. switch (size) {
  119. case 1:
  120. __asm__ __volatile__
  121. ("moveb %2,%0\n\t"
  122. "moveb %1,%2"
  123. : "=&d" (tmp) : "d" (x), "m" (*__xg(ptr)) : "memory");
  124. break;
  125. case 2:
  126. __asm__ __volatile__
  127. ("movew %2,%0\n\t"
  128. "movew %1,%2"
  129. : "=&d" (tmp) : "d" (x), "m" (*__xg(ptr)) : "memory");
  130. break;
  131. case 4:
  132. __asm__ __volatile__
  133. ("movel %2,%0\n\t"
  134. "movel %1,%2"
  135. : "=&d" (tmp) : "d" (x), "m" (*__xg(ptr)) : "memory");
  136. break;
  137. }
  138. local_irq_restore(flags);
  139. return tmp;
  140. }
  141. #else
  142. static inline unsigned long __xchg(unsigned long x, volatile void * ptr, int size)
  143. {
  144. switch (size) {
  145. case 1:
  146. __asm__ __volatile__
  147. ("moveb %2,%0\n\t"
  148. "1:\n\t"
  149. "casb %0,%1,%2\n\t"
  150. "jne 1b"
  151. : "=&d" (x) : "d" (x), "m" (*__xg(ptr)) : "memory");
  152. break;
  153. case 2:
  154. __asm__ __volatile__
  155. ("movew %2,%0\n\t"
  156. "1:\n\t"
  157. "casw %0,%1,%2\n\t"
  158. "jne 1b"
  159. : "=&d" (x) : "d" (x), "m" (*__xg(ptr)) : "memory");
  160. break;
  161. case 4:
  162. __asm__ __volatile__
  163. ("movel %2,%0\n\t"
  164. "1:\n\t"
  165. "casl %0,%1,%2\n\t"
  166. "jne 1b"
  167. : "=&d" (x) : "d" (x), "m" (*__xg(ptr)) : "memory");
  168. break;
  169. }
  170. return x;
  171. }
  172. #endif
  173. /*
  174. * Atomic compare and exchange. Compare OLD with MEM, if identical,
  175. * store NEW in MEM. Return the initial value in MEM. Success is
  176. * indicated by comparing RETURN with OLD.
  177. */
  178. #define __HAVE_ARCH_CMPXCHG 1
  179. static __inline__ unsigned long
  180. cmpxchg(volatile int *p, int old, int new)
  181. {
  182. unsigned long flags;
  183. int prev;
  184. local_irq_save(flags);
  185. if ((prev = *p) == old)
  186. *p = new;
  187. local_irq_restore(flags);
  188. return(prev);
  189. }
  190. #ifdef CONFIG_M68332
  191. #define HARD_RESET_NOW() ({ \
  192. local_irq_disable(); \
  193. asm(" \
  194. movew #0x0000, 0xfffa6a; \
  195. reset; \
  196. /*movew #0x1557, 0xfffa44;*/ \
  197. /*movew #0x0155, 0xfffa46;*/ \
  198. moveal #0, %a0; \
  199. movec %a0, %vbr; \
  200. moveal 0, %sp; \
  201. moveal 4, %a0; \
  202. jmp (%a0); \
  203. "); \
  204. })
  205. #endif
  206. #if defined( CONFIG_M68328 ) || defined( CONFIG_M68EZ328 ) || \
  207. defined (CONFIG_M68360) || defined( CONFIG_M68VZ328 )
  208. #define HARD_RESET_NOW() ({ \
  209. local_irq_disable(); \
  210. asm(" \
  211. moveal #0x10c00000, %a0; \
  212. moveb #0, 0xFFFFF300; \
  213. moveal 0(%a0), %sp; \
  214. moveal 4(%a0), %a0; \
  215. jmp (%a0); \
  216. "); \
  217. })
  218. #endif
  219. #ifdef CONFIG_COLDFIRE
  220. #if defined(CONFIG_M5272) && defined(CONFIG_NETtel)
  221. /*
  222. * Need to account for broken early mask of 5272 silicon. So don't
  223. * jump through the original start address. Jump strait into the
  224. * known start of the FLASH code.
  225. */
  226. #define HARD_RESET_NOW() ({ \
  227. asm(" \
  228. movew #0x2700, %sr; \
  229. jmp 0xf0000400; \
  230. "); \
  231. })
  232. #elif defined(CONFIG_NETtel) || defined(CONFIG_eLIA) || \
  233. defined(CONFIG_DISKtel) || defined(CONFIG_SECUREEDGEMP3) || \
  234. defined(CONFIG_CLEOPATRA)
  235. #define HARD_RESET_NOW() ({ \
  236. asm(" \
  237. movew #0x2700, %sr; \
  238. moveal #0x10000044, %a0; \
  239. movel #0xffffffff, (%a0); \
  240. moveal #0x10000001, %a0; \
  241. moveb #0x00, (%a0); \
  242. moveal #0xf0000004, %a0; \
  243. moveal (%a0), %a0; \
  244. jmp (%a0); \
  245. "); \
  246. })
  247. #elif defined(CONFIG_M5272)
  248. /*
  249. * Retrieve the boot address in flash using CSBR0 and CSOR0
  250. * find the reset vector at flash_address + 4 (e.g. 0x400)
  251. * remap it in the flash's current location (e.g. 0xf0000400)
  252. * and jump there.
  253. */
  254. #define HARD_RESET_NOW() ({ \
  255. asm(" \
  256. movew #0x2700, %%sr; \
  257. move.l %0+0x40,%%d0; \
  258. and.l %0+0x44,%%d0; \
  259. andi.l #0xfffff000,%%d0; \
  260. mov.l %%d0,%%a0; \
  261. or.l 4(%%a0),%%d0; \
  262. mov.l %%d0,%%a0; \
  263. jmp (%%a0);" \
  264. : /* No output */ \
  265. : "o" (*(char *)MCF_MBAR) ); \
  266. })
  267. #elif defined(CONFIG_M528x)
  268. /*
  269. * The MCF528x has a bit (SOFTRST) in memory (Reset Control Register RCR),
  270. * that when set, resets the MCF528x.
  271. */
  272. #define HARD_RESET_NOW() \
  273. ({ \
  274. unsigned char volatile *reset; \
  275. asm("move.w #0x2700, %sr"); \
  276. reset = ((volatile unsigned char *)(MCF_IPSBAR + 0x110000)); \
  277. while(1) \
  278. *reset |= (0x01 << 7);\
  279. })
  280. #elif defined(CONFIG_M523x)
  281. #define HARD_RESET_NOW() ({ \
  282. asm(" \
  283. movew #0x2700, %sr; \
  284. movel #0x01000000, %sp; \
  285. moveal #0x40110000, %a0; \
  286. moveb #0x80, (%a0); \
  287. "); \
  288. })
  289. #elif defined(CONFIG_M520x)
  290. /*
  291. * The MCF5208 has a bit (SOFTRST) in memory (Reset Control Register
  292. * RCR), that when set, resets the MCF5208.
  293. */
  294. #define HARD_RESET_NOW() \
  295. ({ \
  296. unsigned char volatile *reset; \
  297. asm("move.w #0x2700, %sr"); \
  298. reset = ((volatile unsigned char *)(MCF_IPSBAR + 0xA0000)); \
  299. while(1) \
  300. *reset |= 0x80; \
  301. })
  302. #else
  303. #define HARD_RESET_NOW() ({ \
  304. asm(" \
  305. movew #0x2700, %sr; \
  306. moveal #0x4, %a0; \
  307. moveal (%a0), %a0; \
  308. jmp (%a0); \
  309. "); \
  310. })
  311. #endif
  312. #endif
  313. #define arch_align_stack(x) (x)
  314. #endif /* _M68KNOMMU_SYSTEM_H */