pal.h 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772
  1. #ifndef _ASM_IA64_PAL_H
  2. #define _ASM_IA64_PAL_H
  3. /*
  4. * Processor Abstraction Layer definitions.
  5. *
  6. * This is based on Intel IA-64 Architecture Software Developer's Manual rev 1.0
  7. * chapter 11 IA-64 Processor Abstraction Layer
  8. *
  9. * Copyright (C) 1998-2001 Hewlett-Packard Co
  10. * David Mosberger-Tang <davidm@hpl.hp.com>
  11. * Stephane Eranian <eranian@hpl.hp.com>
  12. * Copyright (C) 1999 VA Linux Systems
  13. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  14. * Copyright (C) 1999 Srinivasa Prasad Thirumalachar <sprasad@sprasad.engr.sgi.com>
  15. *
  16. * 99/10/01 davidm Make sure we pass zero for reserved parameters.
  17. * 00/03/07 davidm Updated pal_cache_flush() to be in sync with PAL v2.6.
  18. * 00/03/23 cfleck Modified processor min-state save area to match updated PAL & SAL info
  19. * 00/05/24 eranian Updated to latest PAL spec, fix structures bugs, added
  20. * 00/05/25 eranian Support for stack calls, and static physical calls
  21. * 00/06/18 eranian Support for stacked physical calls
  22. * 06/10/26 rja Support for Intel Itanium Architecture Software Developer's
  23. * Manual Rev 2.2 (Jan 2006)
  24. */
  25. /*
  26. * Note that some of these calls use a static-register only calling
  27. * convention which has nothing to do with the regular calling
  28. * convention.
  29. */
  30. #define PAL_CACHE_FLUSH 1 /* flush i/d cache */
  31. #define PAL_CACHE_INFO 2 /* get detailed i/d cache info */
  32. #define PAL_CACHE_INIT 3 /* initialize i/d cache */
  33. #define PAL_CACHE_SUMMARY 4 /* get summary of cache hierarchy */
  34. #define PAL_MEM_ATTRIB 5 /* list supported memory attributes */
  35. #define PAL_PTCE_INFO 6 /* purge TLB info */
  36. #define PAL_VM_INFO 7 /* return supported virtual memory features */
  37. #define PAL_VM_SUMMARY 8 /* return summary on supported vm features */
  38. #define PAL_BUS_GET_FEATURES 9 /* return processor bus interface features settings */
  39. #define PAL_BUS_SET_FEATURES 10 /* set processor bus features */
  40. #define PAL_DEBUG_INFO 11 /* get number of debug registers */
  41. #define PAL_FIXED_ADDR 12 /* get fixed component of processors's directed address */
  42. #define PAL_FREQ_BASE 13 /* base frequency of the platform */
  43. #define PAL_FREQ_RATIOS 14 /* ratio of processor, bus and ITC frequency */
  44. #define PAL_PERF_MON_INFO 15 /* return performance monitor info */
  45. #define PAL_PLATFORM_ADDR 16 /* set processor interrupt block and IO port space addr */
  46. #define PAL_PROC_GET_FEATURES 17 /* get configurable processor features & settings */
  47. #define PAL_PROC_SET_FEATURES 18 /* enable/disable configurable processor features */
  48. #define PAL_RSE_INFO 19 /* return rse information */
  49. #define PAL_VERSION 20 /* return version of PAL code */
  50. #define PAL_MC_CLEAR_LOG 21 /* clear all processor log info */
  51. #define PAL_MC_DRAIN 22 /* drain operations which could result in an MCA */
  52. #define PAL_MC_EXPECTED 23 /* set/reset expected MCA indicator */
  53. #define PAL_MC_DYNAMIC_STATE 24 /* get processor dynamic state */
  54. #define PAL_MC_ERROR_INFO 25 /* get processor MCA info and static state */
  55. #define PAL_MC_RESUME 26 /* Return to interrupted process */
  56. #define PAL_MC_REGISTER_MEM 27 /* Register memory for PAL to use during MCAs and inits */
  57. #define PAL_HALT 28 /* enter the low power HALT state */
  58. #define PAL_HALT_LIGHT 29 /* enter the low power light halt state*/
  59. #define PAL_COPY_INFO 30 /* returns info needed to relocate PAL */
  60. #define PAL_CACHE_LINE_INIT 31 /* init tags & data of cache line */
  61. #define PAL_PMI_ENTRYPOINT 32 /* register PMI memory entry points with the processor */
  62. #define PAL_ENTER_IA_32_ENV 33 /* enter IA-32 system environment */
  63. #define PAL_VM_PAGE_SIZE 34 /* return vm TC and page walker page sizes */
  64. #define PAL_MEM_FOR_TEST 37 /* get amount of memory needed for late processor test */
  65. #define PAL_CACHE_PROT_INFO 38 /* get i/d cache protection info */
  66. #define PAL_REGISTER_INFO 39 /* return AR and CR register information*/
  67. #define PAL_SHUTDOWN 40 /* enter processor shutdown state */
  68. #define PAL_PREFETCH_VISIBILITY 41 /* Make Processor Prefetches Visible */
  69. #define PAL_LOGICAL_TO_PHYSICAL 42 /* returns information on logical to physical processor mapping */
  70. #define PAL_CACHE_SHARED_INFO 43 /* returns information on caches shared by logical processor */
  71. #define PAL_GET_HW_POLICY 48 /* Get current hardware resource sharing policy */
  72. #define PAL_SET_HW_POLICY 49 /* Set current hardware resource sharing policy */
  73. #define PAL_COPY_PAL 256 /* relocate PAL procedures and PAL PMI */
  74. #define PAL_HALT_INFO 257 /* return the low power capabilities of processor */
  75. #define PAL_TEST_PROC 258 /* perform late processor self-test */
  76. #define PAL_CACHE_READ 259 /* read tag & data of cacheline for diagnostic testing */
  77. #define PAL_CACHE_WRITE 260 /* write tag & data of cacheline for diagnostic testing */
  78. #define PAL_VM_TR_READ 261 /* read contents of translation register */
  79. #define PAL_GET_PSTATE 262 /* get the current P-state */
  80. #define PAL_SET_PSTATE 263 /* set the P-state */
  81. #define PAL_BRAND_INFO 274 /* Processor branding information */
  82. #define PAL_GET_PSTATE_TYPE_LASTSET 0
  83. #define PAL_GET_PSTATE_TYPE_AVGANDRESET 1
  84. #define PAL_GET_PSTATE_TYPE_AVGNORESET 2
  85. #define PAL_GET_PSTATE_TYPE_INSTANT 3
  86. #define PAL_MC_ERROR_INJECT 276 /* Injects processor error or returns injection capabilities */
  87. #ifndef __ASSEMBLY__
  88. #include <linux/types.h>
  89. #include <asm/fpu.h>
  90. /*
  91. * Data types needed to pass information into PAL procedures and
  92. * interpret information returned by them.
  93. */
  94. /* Return status from the PAL procedure */
  95. typedef s64 pal_status_t;
  96. #define PAL_STATUS_SUCCESS 0 /* No error */
  97. #define PAL_STATUS_UNIMPLEMENTED (-1) /* Unimplemented procedure */
  98. #define PAL_STATUS_EINVAL (-2) /* Invalid argument */
  99. #define PAL_STATUS_ERROR (-3) /* Error */
  100. #define PAL_STATUS_CACHE_INIT_FAIL (-4) /* Could not initialize the
  101. * specified level and type of
  102. * cache without sideeffects
  103. * and "restrict" was 1
  104. */
  105. #define PAL_STATUS_REQUIRES_MEMORY (-9) /* Call requires PAL memory buffer */
  106. /* Processor cache level in the hierarchy */
  107. typedef u64 pal_cache_level_t;
  108. #define PAL_CACHE_LEVEL_L0 0 /* L0 */
  109. #define PAL_CACHE_LEVEL_L1 1 /* L1 */
  110. #define PAL_CACHE_LEVEL_L2 2 /* L2 */
  111. /* Processor cache type at a particular level in the hierarchy */
  112. typedef u64 pal_cache_type_t;
  113. #define PAL_CACHE_TYPE_INSTRUCTION 1 /* Instruction cache */
  114. #define PAL_CACHE_TYPE_DATA 2 /* Data or unified cache */
  115. #define PAL_CACHE_TYPE_INSTRUCTION_DATA 3 /* Both Data & Instruction */
  116. #define PAL_CACHE_FLUSH_INVALIDATE 1 /* Invalidate clean lines */
  117. #define PAL_CACHE_FLUSH_CHK_INTRS 2 /* check for interrupts/mc while flushing */
  118. /* Processor cache line size in bytes */
  119. typedef int pal_cache_line_size_t;
  120. /* Processor cache line state */
  121. typedef u64 pal_cache_line_state_t;
  122. #define PAL_CACHE_LINE_STATE_INVALID 0 /* Invalid */
  123. #define PAL_CACHE_LINE_STATE_SHARED 1 /* Shared */
  124. #define PAL_CACHE_LINE_STATE_EXCLUSIVE 2 /* Exclusive */
  125. #define PAL_CACHE_LINE_STATE_MODIFIED 3 /* Modified */
  126. typedef struct pal_freq_ratio {
  127. u32 den, num; /* numerator & denominator */
  128. } itc_ratio, proc_ratio;
  129. typedef union pal_cache_config_info_1_s {
  130. struct {
  131. u64 u : 1, /* 0 Unified cache ? */
  132. at : 2, /* 2-1 Cache mem attr*/
  133. reserved : 5, /* 7-3 Reserved */
  134. associativity : 8, /* 16-8 Associativity*/
  135. line_size : 8, /* 23-17 Line size */
  136. stride : 8, /* 31-24 Stride */
  137. store_latency : 8, /*39-32 Store latency*/
  138. load_latency : 8, /* 47-40 Load latency*/
  139. store_hints : 8, /* 55-48 Store hints*/
  140. load_hints : 8; /* 63-56 Load hints */
  141. } pcci1_bits;
  142. u64 pcci1_data;
  143. } pal_cache_config_info_1_t;
  144. typedef union pal_cache_config_info_2_s {
  145. struct {
  146. u32 cache_size; /*cache size in bytes*/
  147. u32 alias_boundary : 8, /* 39-32 aliased addr
  148. * separation for max
  149. * performance.
  150. */
  151. tag_ls_bit : 8, /* 47-40 LSb of addr*/
  152. tag_ms_bit : 8, /* 55-48 MSb of addr*/
  153. reserved : 8; /* 63-56 Reserved */
  154. } pcci2_bits;
  155. u64 pcci2_data;
  156. } pal_cache_config_info_2_t;
  157. typedef struct pal_cache_config_info_s {
  158. pal_status_t pcci_status;
  159. pal_cache_config_info_1_t pcci_info_1;
  160. pal_cache_config_info_2_t pcci_info_2;
  161. u64 pcci_reserved;
  162. } pal_cache_config_info_t;
  163. #define pcci_ld_hints pcci_info_1.pcci1_bits.load_hints
  164. #define pcci_st_hints pcci_info_1.pcci1_bits.store_hints
  165. #define pcci_ld_latency pcci_info_1.pcci1_bits.load_latency
  166. #define pcci_st_latency pcci_info_1.pcci1_bits.store_latency
  167. #define pcci_stride pcci_info_1.pcci1_bits.stride
  168. #define pcci_line_size pcci_info_1.pcci1_bits.line_size
  169. #define pcci_assoc pcci_info_1.pcci1_bits.associativity
  170. #define pcci_cache_attr pcci_info_1.pcci1_bits.at
  171. #define pcci_unified pcci_info_1.pcci1_bits.u
  172. #define pcci_tag_msb pcci_info_2.pcci2_bits.tag_ms_bit
  173. #define pcci_tag_lsb pcci_info_2.pcci2_bits.tag_ls_bit
  174. #define pcci_alias_boundary pcci_info_2.pcci2_bits.alias_boundary
  175. #define pcci_cache_size pcci_info_2.pcci2_bits.cache_size
  176. /* Possible values for cache attributes */
  177. #define PAL_CACHE_ATTR_WT 0 /* Write through cache */
  178. #define PAL_CACHE_ATTR_WB 1 /* Write back cache */
  179. #define PAL_CACHE_ATTR_WT_OR_WB 2 /* Either write thru or write
  180. * back depending on TLB
  181. * memory attributes
  182. */
  183. /* Possible values for cache hints */
  184. #define PAL_CACHE_HINT_TEMP_1 0 /* Temporal level 1 */
  185. #define PAL_CACHE_HINT_NTEMP_1 1 /* Non-temporal level 1 */
  186. #define PAL_CACHE_HINT_NTEMP_ALL 3 /* Non-temporal all levels */
  187. /* Processor cache protection information */
  188. typedef union pal_cache_protection_element_u {
  189. u32 pcpi_data;
  190. struct {
  191. u32 data_bits : 8, /* # data bits covered by
  192. * each unit of protection
  193. */
  194. tagprot_lsb : 6, /* Least -do- */
  195. tagprot_msb : 6, /* Most Sig. tag address
  196. * bit that this
  197. * protection covers.
  198. */
  199. prot_bits : 6, /* # of protection bits */
  200. method : 4, /* Protection method */
  201. t_d : 2; /* Indicates which part
  202. * of the cache this
  203. * protection encoding
  204. * applies.
  205. */
  206. } pcp_info;
  207. } pal_cache_protection_element_t;
  208. #define pcpi_cache_prot_part pcp_info.t_d
  209. #define pcpi_prot_method pcp_info.method
  210. #define pcpi_prot_bits pcp_info.prot_bits
  211. #define pcpi_tagprot_msb pcp_info.tagprot_msb
  212. #define pcpi_tagprot_lsb pcp_info.tagprot_lsb
  213. #define pcpi_data_bits pcp_info.data_bits
  214. /* Processor cache part encodings */
  215. #define PAL_CACHE_PROT_PART_DATA 0 /* Data protection */
  216. #define PAL_CACHE_PROT_PART_TAG 1 /* Tag protection */
  217. #define PAL_CACHE_PROT_PART_TAG_DATA 2 /* Tag+data protection (tag is
  218. * more significant )
  219. */
  220. #define PAL_CACHE_PROT_PART_DATA_TAG 3 /* Data+tag protection (data is
  221. * more significant )
  222. */
  223. #define PAL_CACHE_PROT_PART_MAX 6
  224. typedef struct pal_cache_protection_info_s {
  225. pal_status_t pcpi_status;
  226. pal_cache_protection_element_t pcp_info[PAL_CACHE_PROT_PART_MAX];
  227. } pal_cache_protection_info_t;
  228. /* Processor cache protection method encodings */
  229. #define PAL_CACHE_PROT_METHOD_NONE 0 /* No protection */
  230. #define PAL_CACHE_PROT_METHOD_ODD_PARITY 1 /* Odd parity */
  231. #define PAL_CACHE_PROT_METHOD_EVEN_PARITY 2 /* Even parity */
  232. #define PAL_CACHE_PROT_METHOD_ECC 3 /* ECC protection */
  233. /* Processor cache line identification in the hierarchy */
  234. typedef union pal_cache_line_id_u {
  235. u64 pclid_data;
  236. struct {
  237. u64 cache_type : 8, /* 7-0 cache type */
  238. level : 8, /* 15-8 level of the
  239. * cache in the
  240. * hierarchy.
  241. */
  242. way : 8, /* 23-16 way in the set
  243. */
  244. part : 8, /* 31-24 part of the
  245. * cache
  246. */
  247. reserved : 32; /* 63-32 is reserved*/
  248. } pclid_info_read;
  249. struct {
  250. u64 cache_type : 8, /* 7-0 cache type */
  251. level : 8, /* 15-8 level of the
  252. * cache in the
  253. * hierarchy.
  254. */
  255. way : 8, /* 23-16 way in the set
  256. */
  257. part : 8, /* 31-24 part of the
  258. * cache
  259. */
  260. mesi : 8, /* 39-32 cache line
  261. * state
  262. */
  263. start : 8, /* 47-40 lsb of data to
  264. * invert
  265. */
  266. length : 8, /* 55-48 #bits to
  267. * invert
  268. */
  269. trigger : 8; /* 63-56 Trigger error
  270. * by doing a load
  271. * after the write
  272. */
  273. } pclid_info_write;
  274. } pal_cache_line_id_u_t;
  275. #define pclid_read_part pclid_info_read.part
  276. #define pclid_read_way pclid_info_read.way
  277. #define pclid_read_level pclid_info_read.level
  278. #define pclid_read_cache_type pclid_info_read.cache_type
  279. #define pclid_write_trigger pclid_info_write.trigger
  280. #define pclid_write_length pclid_info_write.length
  281. #define pclid_write_start pclid_info_write.start
  282. #define pclid_write_mesi pclid_info_write.mesi
  283. #define pclid_write_part pclid_info_write.part
  284. #define pclid_write_way pclid_info_write.way
  285. #define pclid_write_level pclid_info_write.level
  286. #define pclid_write_cache_type pclid_info_write.cache_type
  287. /* Processor cache line part encodings */
  288. #define PAL_CACHE_LINE_ID_PART_DATA 0 /* Data */
  289. #define PAL_CACHE_LINE_ID_PART_TAG 1 /* Tag */
  290. #define PAL_CACHE_LINE_ID_PART_DATA_PROT 2 /* Data protection */
  291. #define PAL_CACHE_LINE_ID_PART_TAG_PROT 3 /* Tag protection */
  292. #define PAL_CACHE_LINE_ID_PART_DATA_TAG_PROT 4 /* Data+tag
  293. * protection
  294. */
  295. typedef struct pal_cache_line_info_s {
  296. pal_status_t pcli_status; /* Return status of the read cache line
  297. * info call.
  298. */
  299. u64 pcli_data; /* 64-bit data, tag, protection bits .. */
  300. u64 pcli_data_len; /* data length in bits */
  301. pal_cache_line_state_t pcli_cache_line_state; /* mesi state */
  302. } pal_cache_line_info_t;
  303. /* Machine Check related crap */
  304. /* Pending event status bits */
  305. typedef u64 pal_mc_pending_events_t;
  306. #define PAL_MC_PENDING_MCA (1 << 0)
  307. #define PAL_MC_PENDING_INIT (1 << 1)
  308. /* Error information type */
  309. typedef u64 pal_mc_info_index_t;
  310. #define PAL_MC_INFO_PROCESSOR 0 /* Processor */
  311. #define PAL_MC_INFO_CACHE_CHECK 1 /* Cache check */
  312. #define PAL_MC_INFO_TLB_CHECK 2 /* Tlb check */
  313. #define PAL_MC_INFO_BUS_CHECK 3 /* Bus check */
  314. #define PAL_MC_INFO_REQ_ADDR 4 /* Requestor address */
  315. #define PAL_MC_INFO_RESP_ADDR 5 /* Responder address */
  316. #define PAL_MC_INFO_TARGET_ADDR 6 /* Target address */
  317. #define PAL_MC_INFO_IMPL_DEP 7 /* Implementation
  318. * dependent
  319. */
  320. #define PAL_TLB_CHECK_OP_PURGE 8
  321. typedef struct pal_process_state_info_s {
  322. u64 reserved1 : 2,
  323. rz : 1, /* PAL_CHECK processor
  324. * rendezvous
  325. * successful.
  326. */
  327. ra : 1, /* PAL_CHECK attempted
  328. * a rendezvous.
  329. */
  330. me : 1, /* Distinct multiple
  331. * errors occurred
  332. */
  333. mn : 1, /* Min. state save
  334. * area has been
  335. * registered with PAL
  336. */
  337. sy : 1, /* Storage integrity
  338. * synched
  339. */
  340. co : 1, /* Continuable */
  341. ci : 1, /* MC isolated */
  342. us : 1, /* Uncontained storage
  343. * damage.
  344. */
  345. hd : 1, /* Non-essential hw
  346. * lost (no loss of
  347. * functionality)
  348. * causing the
  349. * processor to run in
  350. * degraded mode.
  351. */
  352. tl : 1, /* 1 => MC occurred
  353. * after an instr was
  354. * executed but before
  355. * the trap that
  356. * resulted from instr
  357. * execution was
  358. * generated.
  359. * (Trap Lost )
  360. */
  361. mi : 1, /* More information available
  362. * call PAL_MC_ERROR_INFO
  363. */
  364. pi : 1, /* Precise instruction pointer */
  365. pm : 1, /* Precise min-state save area */
  366. dy : 1, /* Processor dynamic
  367. * state valid
  368. */
  369. in : 1, /* 0 = MC, 1 = INIT */
  370. rs : 1, /* RSE valid */
  371. cm : 1, /* MC corrected */
  372. ex : 1, /* MC is expected */
  373. cr : 1, /* Control regs valid*/
  374. pc : 1, /* Perf cntrs valid */
  375. dr : 1, /* Debug regs valid */
  376. tr : 1, /* Translation regs
  377. * valid
  378. */
  379. rr : 1, /* Region regs valid */
  380. ar : 1, /* App regs valid */
  381. br : 1, /* Branch regs valid */
  382. pr : 1, /* Predicate registers
  383. * valid
  384. */
  385. fp : 1, /* fp registers valid*/
  386. b1 : 1, /* Preserved bank one
  387. * general registers
  388. * are valid
  389. */
  390. b0 : 1, /* Preserved bank zero
  391. * general registers
  392. * are valid
  393. */
  394. gr : 1, /* General registers
  395. * are valid
  396. * (excl. banked regs)
  397. */
  398. dsize : 16, /* size of dynamic
  399. * state returned
  400. * by the processor
  401. */
  402. se : 1, /* Shared error. MCA in a
  403. shared structure */
  404. reserved2 : 10,
  405. cc : 1, /* Cache check */
  406. tc : 1, /* TLB check */
  407. bc : 1, /* Bus check */
  408. rc : 1, /* Register file check */
  409. uc : 1; /* Uarch check */
  410. } pal_processor_state_info_t;
  411. typedef struct pal_cache_check_info_s {
  412. u64 op : 4, /* Type of cache
  413. * operation that
  414. * caused the machine
  415. * check.
  416. */
  417. level : 2, /* Cache level */
  418. reserved1 : 2,
  419. dl : 1, /* Failure in data part
  420. * of cache line
  421. */
  422. tl : 1, /* Failure in tag part
  423. * of cache line
  424. */
  425. dc : 1, /* Failure in dcache */
  426. ic : 1, /* Failure in icache */
  427. mesi : 3, /* Cache line state */
  428. mv : 1, /* mesi valid */
  429. way : 5, /* Way in which the
  430. * error occurred
  431. */
  432. wiv : 1, /* Way field valid */
  433. reserved2 : 1,
  434. dp : 1, /* Data poisoned on MBE */
  435. reserved3 : 8,
  436. index : 20, /* Cache line index */
  437. reserved4 : 2,
  438. is : 1, /* instruction set (1 == ia32) */
  439. iv : 1, /* instruction set field valid */
  440. pl : 2, /* privilege level */
  441. pv : 1, /* privilege level field valid */
  442. mcc : 1, /* Machine check corrected */
  443. tv : 1, /* Target address
  444. * structure is valid
  445. */
  446. rq : 1, /* Requester identifier
  447. * structure is valid
  448. */
  449. rp : 1, /* Responder identifier
  450. * structure is valid
  451. */
  452. pi : 1; /* Precise instruction pointer
  453. * structure is valid
  454. */
  455. } pal_cache_check_info_t;
  456. typedef struct pal_tlb_check_info_s {
  457. u64 tr_slot : 8, /* Slot# of TR where
  458. * error occurred
  459. */
  460. trv : 1, /* tr_slot field is valid */
  461. reserved1 : 1,
  462. level : 2, /* TLB level where failure occurred */
  463. reserved2 : 4,
  464. dtr : 1, /* Fail in data TR */
  465. itr : 1, /* Fail in inst TR */
  466. dtc : 1, /* Fail in data TC */
  467. itc : 1, /* Fail in inst. TC */
  468. op : 4, /* Cache operation */
  469. reserved3 : 30,
  470. is : 1, /* instruction set (1 == ia32) */
  471. iv : 1, /* instruction set field valid */
  472. pl : 2, /* privilege level */
  473. pv : 1, /* privilege level field valid */
  474. mcc : 1, /* Machine check corrected */
  475. tv : 1, /* Target address
  476. * structure is valid
  477. */
  478. rq : 1, /* Requester identifier
  479. * structure is valid
  480. */
  481. rp : 1, /* Responder identifier
  482. * structure is valid
  483. */
  484. pi : 1; /* Precise instruction pointer
  485. * structure is valid
  486. */
  487. } pal_tlb_check_info_t;
  488. typedef struct pal_bus_check_info_s {
  489. u64 size : 5, /* Xaction size */
  490. ib : 1, /* Internal bus error */
  491. eb : 1, /* External bus error */
  492. cc : 1, /* Error occurred
  493. * during cache-cache
  494. * transfer.
  495. */
  496. type : 8, /* Bus xaction type*/
  497. sev : 5, /* Bus error severity*/
  498. hier : 2, /* Bus hierarchy level */
  499. dp : 1, /* Data poisoned on MBE */
  500. bsi : 8, /* Bus error status
  501. * info
  502. */
  503. reserved2 : 22,
  504. is : 1, /* instruction set (1 == ia32) */
  505. iv : 1, /* instruction set field valid */
  506. pl : 2, /* privilege level */
  507. pv : 1, /* privilege level field valid */
  508. mcc : 1, /* Machine check corrected */
  509. tv : 1, /* Target address
  510. * structure is valid
  511. */
  512. rq : 1, /* Requester identifier
  513. * structure is valid
  514. */
  515. rp : 1, /* Responder identifier
  516. * structure is valid
  517. */
  518. pi : 1; /* Precise instruction pointer
  519. * structure is valid
  520. */
  521. } pal_bus_check_info_t;
  522. typedef struct pal_reg_file_check_info_s {
  523. u64 id : 4, /* Register file identifier */
  524. op : 4, /* Type of register
  525. * operation that
  526. * caused the machine
  527. * check.
  528. */
  529. reg_num : 7, /* Register number */
  530. rnv : 1, /* reg_num valid */
  531. reserved2 : 38,
  532. is : 1, /* instruction set (1 == ia32) */
  533. iv : 1, /* instruction set field valid */
  534. pl : 2, /* privilege level */
  535. pv : 1, /* privilege level field valid */
  536. mcc : 1, /* Machine check corrected */
  537. reserved3 : 3,
  538. pi : 1; /* Precise instruction pointer
  539. * structure is valid
  540. */
  541. } pal_reg_file_check_info_t;
  542. typedef struct pal_uarch_check_info_s {
  543. u64 sid : 5, /* Structure identification */
  544. level : 3, /* Level of failure */
  545. array_id : 4, /* Array identification */
  546. op : 4, /* Type of
  547. * operation that
  548. * caused the machine
  549. * check.
  550. */
  551. way : 6, /* Way of structure */
  552. wv : 1, /* way valid */
  553. xv : 1, /* index valid */
  554. reserved1 : 8,
  555. index : 8, /* Index or set of the uarch
  556. * structure that failed.
  557. */
  558. reserved2 : 24,
  559. is : 1, /* instruction set (1 == ia32) */
  560. iv : 1, /* instruction set field valid */
  561. pl : 2, /* privilege level */
  562. pv : 1, /* privilege level field valid */
  563. mcc : 1, /* Machine check corrected */
  564. tv : 1, /* Target address
  565. * structure is valid
  566. */
  567. rq : 1, /* Requester identifier
  568. * structure is valid
  569. */
  570. rp : 1, /* Responder identifier
  571. * structure is valid
  572. */
  573. pi : 1; /* Precise instruction pointer
  574. * structure is valid
  575. */
  576. } pal_uarch_check_info_t;
  577. typedef union pal_mc_error_info_u {
  578. u64 pmei_data;
  579. pal_processor_state_info_t pme_processor;
  580. pal_cache_check_info_t pme_cache;
  581. pal_tlb_check_info_t pme_tlb;
  582. pal_bus_check_info_t pme_bus;
  583. pal_reg_file_check_info_t pme_reg_file;
  584. pal_uarch_check_info_t pme_uarch;
  585. } pal_mc_error_info_t;
  586. #define pmci_proc_unknown_check pme_processor.uc
  587. #define pmci_proc_bus_check pme_processor.bc
  588. #define pmci_proc_tlb_check pme_processor.tc
  589. #define pmci_proc_cache_check pme_processor.cc
  590. #define pmci_proc_dynamic_state_size pme_processor.dsize
  591. #define pmci_proc_gpr_valid pme_processor.gr
  592. #define pmci_proc_preserved_bank0_gpr_valid pme_processor.b0
  593. #define pmci_proc_preserved_bank1_gpr_valid pme_processor.b1
  594. #define pmci_proc_fp_valid pme_processor.fp
  595. #define pmci_proc_predicate_regs_valid pme_processor.pr
  596. #define pmci_proc_branch_regs_valid pme_processor.br
  597. #define pmci_proc_app_regs_valid pme_processor.ar
  598. #define pmci_proc_region_regs_valid pme_processor.rr
  599. #define pmci_proc_translation_regs_valid pme_processor.tr
  600. #define pmci_proc_debug_regs_valid pme_processor.dr
  601. #define pmci_proc_perf_counters_valid pme_processor.pc
  602. #define pmci_proc_control_regs_valid pme_processor.cr
  603. #define pmci_proc_machine_check_expected pme_processor.ex
  604. #define pmci_proc_machine_check_corrected pme_processor.cm
  605. #define pmci_proc_rse_valid pme_processor.rs
  606. #define pmci_proc_machine_check_or_init pme_processor.in
  607. #define pmci_proc_dynamic_state_valid pme_processor.dy
  608. #define pmci_proc_operation pme_processor.op
  609. #define pmci_proc_trap_lost pme_processor.tl
  610. #define pmci_proc_hardware_damage pme_processor.hd
  611. #define pmci_proc_uncontained_storage_damage pme_processor.us
  612. #define pmci_proc_machine_check_isolated pme_processor.ci
  613. #define pmci_proc_continuable pme_processor.co
  614. #define pmci_proc_storage_intergrity_synced pme_processor.sy
  615. #define pmci_proc_min_state_save_area_regd pme_processor.mn
  616. #define pmci_proc_distinct_multiple_errors pme_processor.me
  617. #define pmci_proc_pal_attempted_rendezvous pme_processor.ra
  618. #define pmci_proc_pal_rendezvous_complete pme_processor.rz
  619. #define pmci_cache_level pme_cache.level
  620. #define pmci_cache_line_state pme_cache.mesi
  621. #define pmci_cache_line_state_valid pme_cache.mv
  622. #define pmci_cache_line_index pme_cache.index
  623. #define pmci_cache_instr_cache_fail pme_cache.ic
  624. #define pmci_cache_data_cache_fail pme_cache.dc
  625. #define pmci_cache_line_tag_fail pme_cache.tl
  626. #define pmci_cache_line_data_fail pme_cache.dl
  627. #define pmci_cache_operation pme_cache.op
  628. #define pmci_cache_way_valid pme_cache.wv
  629. #define pmci_cache_target_address_valid pme_cache.tv
  630. #define pmci_cache_way pme_cache.way
  631. #define pmci_cache_mc pme_cache.mc
  632. #define pmci_tlb_instr_translation_cache_fail pme_tlb.itc
  633. #define pmci_tlb_data_translation_cache_fail pme_tlb.dtc
  634. #define pmci_tlb_instr_translation_reg_fail pme_tlb.itr
  635. #define pmci_tlb_data_translation_reg_fail pme_tlb.dtr
  636. #define pmci_tlb_translation_reg_slot pme_tlb.tr_slot
  637. #define pmci_tlb_mc pme_tlb.mc
  638. #define pmci_bus_status_info pme_bus.bsi
  639. #define pmci_bus_req_address_valid pme_bus.rq
  640. #define pmci_bus_resp_address_valid pme_bus.rp
  641. #define pmci_bus_target_address_valid pme_bus.tv
  642. #define pmci_bus_error_severity pme_bus.sev
  643. #define pmci_bus_transaction_type pme_bus.type
  644. #define pmci_bus_cache_cache_transfer pme_bus.cc
  645. #define pmci_bus_transaction_size pme_bus.size
  646. #define pmci_bus_internal_error pme_bus.ib
  647. #define pmci_bus_external_error pme_bus.eb
  648. #define pmci_bus_mc pme_bus.mc
  649. /*
  650. * NOTE: this min_state_save area struct only includes the 1KB
  651. * architectural state save area. The other 3 KB is scratch space
  652. * for PAL.
  653. */
  654. typedef struct pal_min_state_area_s {
  655. u64 pmsa_nat_bits; /* nat bits for saved GRs */
  656. u64 pmsa_gr[15]; /* GR1 - GR15 */
  657. u64 pmsa_bank0_gr[16]; /* GR16 - GR31 */
  658. u64 pmsa_bank1_gr[16]; /* GR16 - GR31 */
  659. u64 pmsa_pr; /* predicate registers */
  660. u64 pmsa_br0; /* branch register 0 */
  661. u64 pmsa_rsc; /* ar.rsc */
  662. u64 pmsa_iip; /* cr.iip */
  663. u64 pmsa_ipsr; /* cr.ipsr */
  664. u64 pmsa_ifs; /* cr.ifs */
  665. u64 pmsa_xip; /* previous iip */
  666. u64 pmsa_xpsr; /* previous psr */
  667. u64 pmsa_xfs; /* previous ifs */
  668. u64 pmsa_br1; /* branch register 1 */
  669. u64 pmsa_reserved[70]; /* pal_min_state_area should total to 1KB */
  670. } pal_min_state_area_t;
  671. struct ia64_pal_retval {
  672. /*
  673. * A zero status value indicates call completed without error.
  674. * A negative status value indicates reason of call failure.
  675. * A positive status value indicates success but an
  676. * informational value should be printed (e.g., "reboot for
  677. * change to take effect").
  678. */
  679. s64 status;
  680. u64 v0;
  681. u64 v1;
  682. u64 v2;
  683. };
  684. /*
  685. * Note: Currently unused PAL arguments are generally labeled
  686. * "reserved" so the value specified in the PAL documentation
  687. * (generally 0) MUST be passed. Reserved parameters are not optional
  688. * parameters.
  689. */
  690. extern struct ia64_pal_retval ia64_pal_call_static (u64, u64, u64, u64);
  691. extern struct ia64_pal_retval ia64_pal_call_stacked (u64, u64, u64, u64);
  692. extern struct ia64_pal_retval ia64_pal_call_phys_static (u64, u64, u64, u64);
  693. extern struct ia64_pal_retval ia64_pal_call_phys_stacked (u64, u64, u64, u64);
  694. extern void ia64_save_scratch_fpregs (struct ia64_fpreg *);
  695. extern void ia64_load_scratch_fpregs (struct ia64_fpreg *);
  696. #define PAL_CALL(iprv,a0,a1,a2,a3) do { \
  697. struct ia64_fpreg fr[6]; \
  698. ia64_save_scratch_fpregs(fr); \
  699. iprv = ia64_pal_call_static(a0, a1, a2, a3); \
  700. ia64_load_scratch_fpregs(fr); \
  701. } while (0)
  702. #define PAL_CALL_STK(iprv,a0,a1,a2,a3) do { \
  703. struct ia64_fpreg fr[6]; \
  704. ia64_save_scratch_fpregs(fr); \
  705. iprv = ia64_pal_call_stacked(a0, a1, a2, a3); \
  706. ia64_load_scratch_fpregs(fr); \
  707. } while (0)
  708. #define PAL_CALL_PHYS(iprv,a0,a1,a2,a3) do { \
  709. struct ia64_fpreg fr[6]; \
  710. ia64_save_scratch_fpregs(fr); \
  711. iprv = ia64_pal_call_phys_static(a0, a1, a2, a3); \
  712. ia64_load_scratch_fpregs(fr); \
  713. } while (0)
  714. #define PAL_CALL_PHYS_STK(iprv,a0,a1,a2,a3) do { \
  715. struct ia64_fpreg fr[6]; \
  716. ia64_save_scratch_fpregs(fr); \
  717. iprv = ia64_pal_call_phys_stacked(a0, a1, a2, a3); \
  718. ia64_load_scratch_fpregs(fr); \
  719. } while (0)
  720. typedef int (*ia64_pal_handler) (u64, ...);
  721. extern ia64_pal_handler ia64_pal;
  722. extern void ia64_pal_handler_init (void *);
  723. extern ia64_pal_handler ia64_pal;
  724. extern pal_cache_config_info_t l0d_cache_config_info;
  725. extern pal_cache_config_info_t l0i_cache_config_info;
  726. extern pal_cache_config_info_t l1_cache_config_info;
  727. extern pal_cache_config_info_t l2_cache_config_info;
  728. extern pal_cache_protection_info_t l0d_cache_protection_info;
  729. extern pal_cache_protection_info_t l0i_cache_protection_info;
  730. extern pal_cache_protection_info_t l1_cache_protection_info;
  731. extern pal_cache_protection_info_t l2_cache_protection_info;
  732. extern pal_cache_config_info_t pal_cache_config_info_get(pal_cache_level_t,
  733. pal_cache_type_t);
  734. extern pal_cache_protection_info_t pal_cache_protection_info_get(pal_cache_level_t,
  735. pal_cache_type_t);
  736. extern void pal_error(int);
  737. /* Useful wrappers for the current list of pal procedures */
  738. typedef union pal_bus_features_u {
  739. u64 pal_bus_features_val;
  740. struct {
  741. u64 pbf_reserved1 : 29;
  742. u64 pbf_req_bus_parking : 1;
  743. u64 pbf_bus_lock_mask : 1;
  744. u64 pbf_enable_half_xfer_rate : 1;
  745. u64 pbf_reserved2 : 20;
  746. u64 pbf_enable_shared_line_replace : 1;
  747. u64 pbf_enable_exclusive_line_replace : 1;
  748. u64 pbf_disable_xaction_queueing : 1;
  749. u64 pbf_disable_resp_err_check : 1;
  750. u64 pbf_disable_berr_check : 1;
  751. u64 pbf_disable_bus_req_internal_err_signal : 1;
  752. u64 pbf_disable_bus_req_berr_signal : 1;
  753. u64 pbf_disable_bus_init_event_check : 1;
  754. u64 pbf_disable_bus_init_event_signal : 1;
  755. u64 pbf_disable_bus_addr_err_check : 1;
  756. u64 pbf_disable_bus_addr_err_signal : 1;
  757. u64 pbf_disable_bus_data_err_check : 1;
  758. } pal_bus_features_s;
  759. } pal_bus_features_u_t;
  760. extern void pal_bus_features_print (u64);
  761. /* Provide information about configurable processor bus features */
  762. static inline s64
  763. ia64_pal_bus_get_features (pal_bus_features_u_t *features_avail,
  764. pal_bus_features_u_t *features_status,
  765. pal_bus_features_u_t *features_control)
  766. {
  767. struct ia64_pal_retval iprv;
  768. PAL_CALL_PHYS(iprv, PAL_BUS_GET_FEATURES, 0, 0, 0);
  769. if (features_avail)
  770. features_avail->pal_bus_features_val = iprv.v0;
  771. if (features_status)
  772. features_status->pal_bus_features_val = iprv.v1;
  773. if (features_control)
  774. features_control->pal_bus_features_val = iprv.v2;
  775. return iprv.status;
  776. }
  777. /* Enables/disables specific processor bus features */
  778. static inline s64
  779. ia64_pal_bus_set_features (pal_bus_features_u_t feature_select)
  780. {
  781. struct ia64_pal_retval iprv;
  782. PAL_CALL_PHYS(iprv, PAL_BUS_SET_FEATURES, feature_select.pal_bus_features_val, 0, 0);
  783. return iprv.status;
  784. }
  785. /* Get detailed cache information */
  786. static inline s64
  787. ia64_pal_cache_config_info (u64 cache_level, u64 cache_type, pal_cache_config_info_t *conf)
  788. {
  789. struct ia64_pal_retval iprv;
  790. PAL_CALL(iprv, PAL_CACHE_INFO, cache_level, cache_type, 0);
  791. if (iprv.status == 0) {
  792. conf->pcci_status = iprv.status;
  793. conf->pcci_info_1.pcci1_data = iprv.v0;
  794. conf->pcci_info_2.pcci2_data = iprv.v1;
  795. conf->pcci_reserved = iprv.v2;
  796. }
  797. return iprv.status;
  798. }
  799. /* Get detailed cche protection information */
  800. static inline s64
  801. ia64_pal_cache_prot_info (u64 cache_level, u64 cache_type, pal_cache_protection_info_t *prot)
  802. {
  803. struct ia64_pal_retval iprv;
  804. PAL_CALL(iprv, PAL_CACHE_PROT_INFO, cache_level, cache_type, 0);
  805. if (iprv.status == 0) {
  806. prot->pcpi_status = iprv.status;
  807. prot->pcp_info[0].pcpi_data = iprv.v0 & 0xffffffff;
  808. prot->pcp_info[1].pcpi_data = iprv.v0 >> 32;
  809. prot->pcp_info[2].pcpi_data = iprv.v1 & 0xffffffff;
  810. prot->pcp_info[3].pcpi_data = iprv.v1 >> 32;
  811. prot->pcp_info[4].pcpi_data = iprv.v2 & 0xffffffff;
  812. prot->pcp_info[5].pcpi_data = iprv.v2 >> 32;
  813. }
  814. return iprv.status;
  815. }
  816. /*
  817. * Flush the processor instruction or data caches. *PROGRESS must be
  818. * initialized to zero before calling this for the first time..
  819. */
  820. static inline s64
  821. ia64_pal_cache_flush (u64 cache_type, u64 invalidate, u64 *progress, u64 *vector)
  822. {
  823. struct ia64_pal_retval iprv;
  824. PAL_CALL(iprv, PAL_CACHE_FLUSH, cache_type, invalidate, *progress);
  825. if (vector)
  826. *vector = iprv.v0;
  827. *progress = iprv.v1;
  828. return iprv.status;
  829. }
  830. /* Initialize the processor controlled caches */
  831. static inline s64
  832. ia64_pal_cache_init (u64 level, u64 cache_type, u64 rest)
  833. {
  834. struct ia64_pal_retval iprv;
  835. PAL_CALL(iprv, PAL_CACHE_INIT, level, cache_type, rest);
  836. return iprv.status;
  837. }
  838. /* Initialize the tags and data of a data or unified cache line of
  839. * processor controlled cache to known values without the availability
  840. * of backing memory.
  841. */
  842. static inline s64
  843. ia64_pal_cache_line_init (u64 physical_addr, u64 data_value)
  844. {
  845. struct ia64_pal_retval iprv;
  846. PAL_CALL(iprv, PAL_CACHE_LINE_INIT, physical_addr, data_value, 0);
  847. return iprv.status;
  848. }
  849. /* Read the data and tag of a processor controlled cache line for diags */
  850. static inline s64
  851. ia64_pal_cache_read (pal_cache_line_id_u_t line_id, u64 physical_addr)
  852. {
  853. struct ia64_pal_retval iprv;
  854. PAL_CALL_PHYS_STK(iprv, PAL_CACHE_READ, line_id.pclid_data,
  855. physical_addr, 0);
  856. return iprv.status;
  857. }
  858. /* Return summary information about the hierarchy of caches controlled by the processor */
  859. static inline s64
  860. ia64_pal_cache_summary (u64 *cache_levels, u64 *unique_caches)
  861. {
  862. struct ia64_pal_retval iprv;
  863. PAL_CALL(iprv, PAL_CACHE_SUMMARY, 0, 0, 0);
  864. if (cache_levels)
  865. *cache_levels = iprv.v0;
  866. if (unique_caches)
  867. *unique_caches = iprv.v1;
  868. return iprv.status;
  869. }
  870. /* Write the data and tag of a processor-controlled cache line for diags */
  871. static inline s64
  872. ia64_pal_cache_write (pal_cache_line_id_u_t line_id, u64 physical_addr, u64 data)
  873. {
  874. struct ia64_pal_retval iprv;
  875. PAL_CALL_PHYS_STK(iprv, PAL_CACHE_WRITE, line_id.pclid_data,
  876. physical_addr, data);
  877. return iprv.status;
  878. }
  879. /* Return the parameters needed to copy relocatable PAL procedures from ROM to memory */
  880. static inline s64
  881. ia64_pal_copy_info (u64 copy_type, u64 num_procs, u64 num_iopics,
  882. u64 *buffer_size, u64 *buffer_align)
  883. {
  884. struct ia64_pal_retval iprv;
  885. PAL_CALL(iprv, PAL_COPY_INFO, copy_type, num_procs, num_iopics);
  886. if (buffer_size)
  887. *buffer_size = iprv.v0;
  888. if (buffer_align)
  889. *buffer_align = iprv.v1;
  890. return iprv.status;
  891. }
  892. /* Copy relocatable PAL procedures from ROM to memory */
  893. static inline s64
  894. ia64_pal_copy_pal (u64 target_addr, u64 alloc_size, u64 processor, u64 *pal_proc_offset)
  895. {
  896. struct ia64_pal_retval iprv;
  897. PAL_CALL(iprv, PAL_COPY_PAL, target_addr, alloc_size, processor);
  898. if (pal_proc_offset)
  899. *pal_proc_offset = iprv.v0;
  900. return iprv.status;
  901. }
  902. /* Return the number of instruction and data debug register pairs */
  903. static inline s64
  904. ia64_pal_debug_info (u64 *inst_regs, u64 *data_regs)
  905. {
  906. struct ia64_pal_retval iprv;
  907. PAL_CALL(iprv, PAL_DEBUG_INFO, 0, 0, 0);
  908. if (inst_regs)
  909. *inst_regs = iprv.v0;
  910. if (data_regs)
  911. *data_regs = iprv.v1;
  912. return iprv.status;
  913. }
  914. #ifdef TBD
  915. /* Switch from IA64-system environment to IA-32 system environment */
  916. static inline s64
  917. ia64_pal_enter_ia32_env (ia32_env1, ia32_env2, ia32_env3)
  918. {
  919. struct ia64_pal_retval iprv;
  920. PAL_CALL(iprv, PAL_ENTER_IA_32_ENV, ia32_env1, ia32_env2, ia32_env3);
  921. return iprv.status;
  922. }
  923. #endif
  924. /* Get unique geographical address of this processor on its bus */
  925. static inline s64
  926. ia64_pal_fixed_addr (u64 *global_unique_addr)
  927. {
  928. struct ia64_pal_retval iprv;
  929. PAL_CALL(iprv, PAL_FIXED_ADDR, 0, 0, 0);
  930. if (global_unique_addr)
  931. *global_unique_addr = iprv.v0;
  932. return iprv.status;
  933. }
  934. /* Get base frequency of the platform if generated by the processor */
  935. static inline s64
  936. ia64_pal_freq_base (u64 *platform_base_freq)
  937. {
  938. struct ia64_pal_retval iprv;
  939. PAL_CALL(iprv, PAL_FREQ_BASE, 0, 0, 0);
  940. if (platform_base_freq)
  941. *platform_base_freq = iprv.v0;
  942. return iprv.status;
  943. }
  944. /*
  945. * Get the ratios for processor frequency, bus frequency and interval timer to
  946. * to base frequency of the platform
  947. */
  948. static inline s64
  949. ia64_pal_freq_ratios (struct pal_freq_ratio *proc_ratio, struct pal_freq_ratio *bus_ratio,
  950. struct pal_freq_ratio *itc_ratio)
  951. {
  952. struct ia64_pal_retval iprv;
  953. PAL_CALL(iprv, PAL_FREQ_RATIOS, 0, 0, 0);
  954. if (proc_ratio)
  955. *(u64 *)proc_ratio = iprv.v0;
  956. if (bus_ratio)
  957. *(u64 *)bus_ratio = iprv.v1;
  958. if (itc_ratio)
  959. *(u64 *)itc_ratio = iprv.v2;
  960. return iprv.status;
  961. }
  962. /*
  963. * Get the current hardware resource sharing policy of the processor
  964. */
  965. static inline s64
  966. ia64_pal_get_hw_policy (u64 proc_num, u64 *cur_policy, u64 *num_impacted,
  967. u64 *la)
  968. {
  969. struct ia64_pal_retval iprv;
  970. PAL_CALL(iprv, PAL_GET_HW_POLICY, proc_num, 0, 0);
  971. if (cur_policy)
  972. *cur_policy = iprv.v0;
  973. if (num_impacted)
  974. *num_impacted = iprv.v1;
  975. if (la)
  976. *la = iprv.v2;
  977. return iprv.status;
  978. }
  979. /* Make the processor enter HALT or one of the implementation dependent low
  980. * power states where prefetching and execution are suspended and cache and
  981. * TLB coherency is not maintained.
  982. */
  983. static inline s64
  984. ia64_pal_halt (u64 halt_state)
  985. {
  986. struct ia64_pal_retval iprv;
  987. PAL_CALL(iprv, PAL_HALT, halt_state, 0, 0);
  988. return iprv.status;
  989. }
  990. typedef union pal_power_mgmt_info_u {
  991. u64 ppmi_data;
  992. struct {
  993. u64 exit_latency : 16,
  994. entry_latency : 16,
  995. power_consumption : 28,
  996. im : 1,
  997. co : 1,
  998. reserved : 2;
  999. } pal_power_mgmt_info_s;
  1000. } pal_power_mgmt_info_u_t;
  1001. /* Return information about processor's optional power management capabilities. */
  1002. static inline s64
  1003. ia64_pal_halt_info (pal_power_mgmt_info_u_t *power_buf)
  1004. {
  1005. struct ia64_pal_retval iprv;
  1006. PAL_CALL_STK(iprv, PAL_HALT_INFO, (unsigned long) power_buf, 0, 0);
  1007. return iprv.status;
  1008. }
  1009. /* Get the current P-state information */
  1010. static inline s64
  1011. ia64_pal_get_pstate (u64 *pstate_index, unsigned long type)
  1012. {
  1013. struct ia64_pal_retval iprv;
  1014. PAL_CALL_STK(iprv, PAL_GET_PSTATE, type, 0, 0);
  1015. *pstate_index = iprv.v0;
  1016. return iprv.status;
  1017. }
  1018. /* Set the P-state */
  1019. static inline s64
  1020. ia64_pal_set_pstate (u64 pstate_index)
  1021. {
  1022. struct ia64_pal_retval iprv;
  1023. PAL_CALL_STK(iprv, PAL_SET_PSTATE, pstate_index, 0, 0);
  1024. return iprv.status;
  1025. }
  1026. /* Processor branding information*/
  1027. static inline s64
  1028. ia64_pal_get_brand_info (char *brand_info)
  1029. {
  1030. struct ia64_pal_retval iprv;
  1031. PAL_CALL_STK(iprv, PAL_BRAND_INFO, 0, (u64)brand_info, 0);
  1032. return iprv.status;
  1033. }
  1034. /* Cause the processor to enter LIGHT HALT state, where prefetching and execution are
  1035. * suspended, but cache and TLB coherency is maintained.
  1036. */
  1037. static inline s64
  1038. ia64_pal_halt_light (void)
  1039. {
  1040. struct ia64_pal_retval iprv;
  1041. PAL_CALL(iprv, PAL_HALT_LIGHT, 0, 0, 0);
  1042. return iprv.status;
  1043. }
  1044. /* Clear all the processor error logging registers and reset the indicator that allows
  1045. * the error logging registers to be written. This procedure also checks the pending
  1046. * machine check bit and pending INIT bit and reports their states.
  1047. */
  1048. static inline s64
  1049. ia64_pal_mc_clear_log (u64 *pending_vector)
  1050. {
  1051. struct ia64_pal_retval iprv;
  1052. PAL_CALL(iprv, PAL_MC_CLEAR_LOG, 0, 0, 0);
  1053. if (pending_vector)
  1054. *pending_vector = iprv.v0;
  1055. return iprv.status;
  1056. }
  1057. /* Ensure that all outstanding transactions in a processor are completed or that any
  1058. * MCA due to thes outstanding transaction is taken.
  1059. */
  1060. static inline s64
  1061. ia64_pal_mc_drain (void)
  1062. {
  1063. struct ia64_pal_retval iprv;
  1064. PAL_CALL(iprv, PAL_MC_DRAIN, 0, 0, 0);
  1065. return iprv.status;
  1066. }
  1067. /* Return the machine check dynamic processor state */
  1068. static inline s64
  1069. ia64_pal_mc_dynamic_state (u64 offset, u64 *size, u64 *pds)
  1070. {
  1071. struct ia64_pal_retval iprv;
  1072. PAL_CALL(iprv, PAL_MC_DYNAMIC_STATE, offset, 0, 0);
  1073. if (size)
  1074. *size = iprv.v0;
  1075. if (pds)
  1076. *pds = iprv.v1;
  1077. return iprv.status;
  1078. }
  1079. /* Return processor machine check information */
  1080. static inline s64
  1081. ia64_pal_mc_error_info (u64 info_index, u64 type_index, u64 *size, u64 *error_info)
  1082. {
  1083. struct ia64_pal_retval iprv;
  1084. PAL_CALL(iprv, PAL_MC_ERROR_INFO, info_index, type_index, 0);
  1085. if (size)
  1086. *size = iprv.v0;
  1087. if (error_info)
  1088. *error_info = iprv.v1;
  1089. return iprv.status;
  1090. }
  1091. /* Injects the requested processor error or returns info on
  1092. * supported injection capabilities for current processor implementation
  1093. */
  1094. static inline s64
  1095. ia64_pal_mc_error_inject_phys (u64 err_type_info, u64 err_struct_info,
  1096. u64 err_data_buffer, u64 *capabilities, u64 *resources)
  1097. {
  1098. struct ia64_pal_retval iprv;
  1099. PAL_CALL_PHYS_STK(iprv, PAL_MC_ERROR_INJECT, err_type_info,
  1100. err_struct_info, err_data_buffer);
  1101. if (capabilities)
  1102. *capabilities= iprv.v0;
  1103. if (resources)
  1104. *resources= iprv.v1;
  1105. return iprv.status;
  1106. }
  1107. static inline s64
  1108. ia64_pal_mc_error_inject_virt (u64 err_type_info, u64 err_struct_info,
  1109. u64 err_data_buffer, u64 *capabilities, u64 *resources)
  1110. {
  1111. struct ia64_pal_retval iprv;
  1112. PAL_CALL_STK(iprv, PAL_MC_ERROR_INJECT, err_type_info,
  1113. err_struct_info, err_data_buffer);
  1114. if (capabilities)
  1115. *capabilities= iprv.v0;
  1116. if (resources)
  1117. *resources= iprv.v1;
  1118. return iprv.status;
  1119. }
  1120. /* Inform PALE_CHECK whether a machine check is expected so that PALE_CHECK willnot
  1121. * attempt to correct any expected machine checks.
  1122. */
  1123. static inline s64
  1124. ia64_pal_mc_expected (u64 expected, u64 *previous)
  1125. {
  1126. struct ia64_pal_retval iprv;
  1127. PAL_CALL(iprv, PAL_MC_EXPECTED, expected, 0, 0);
  1128. if (previous)
  1129. *previous = iprv.v0;
  1130. return iprv.status;
  1131. }
  1132. /* Register a platform dependent location with PAL to which it can save
  1133. * minimal processor state in the event of a machine check or initialization
  1134. * event.
  1135. */
  1136. static inline s64
  1137. ia64_pal_mc_register_mem (u64 physical_addr)
  1138. {
  1139. struct ia64_pal_retval iprv;
  1140. PAL_CALL(iprv, PAL_MC_REGISTER_MEM, physical_addr, 0, 0);
  1141. return iprv.status;
  1142. }
  1143. /* Restore minimal architectural processor state, set CMC interrupt if necessary
  1144. * and resume execution
  1145. */
  1146. static inline s64
  1147. ia64_pal_mc_resume (u64 set_cmci, u64 save_ptr)
  1148. {
  1149. struct ia64_pal_retval iprv;
  1150. PAL_CALL(iprv, PAL_MC_RESUME, set_cmci, save_ptr, 0);
  1151. return iprv.status;
  1152. }
  1153. /* Return the memory attributes implemented by the processor */
  1154. static inline s64
  1155. ia64_pal_mem_attrib (u64 *mem_attrib)
  1156. {
  1157. struct ia64_pal_retval iprv;
  1158. PAL_CALL(iprv, PAL_MEM_ATTRIB, 0, 0, 0);
  1159. if (mem_attrib)
  1160. *mem_attrib = iprv.v0 & 0xff;
  1161. return iprv.status;
  1162. }
  1163. /* Return the amount of memory needed for second phase of processor
  1164. * self-test and the required alignment of memory.
  1165. */
  1166. static inline s64
  1167. ia64_pal_mem_for_test (u64 *bytes_needed, u64 *alignment)
  1168. {
  1169. struct ia64_pal_retval iprv;
  1170. PAL_CALL(iprv, PAL_MEM_FOR_TEST, 0, 0, 0);
  1171. if (bytes_needed)
  1172. *bytes_needed = iprv.v0;
  1173. if (alignment)
  1174. *alignment = iprv.v1;
  1175. return iprv.status;
  1176. }
  1177. typedef union pal_perf_mon_info_u {
  1178. u64 ppmi_data;
  1179. struct {
  1180. u64 generic : 8,
  1181. width : 8,
  1182. cycles : 8,
  1183. retired : 8,
  1184. reserved : 32;
  1185. } pal_perf_mon_info_s;
  1186. } pal_perf_mon_info_u_t;
  1187. /* Return the performance monitor information about what can be counted
  1188. * and how to configure the monitors to count the desired events.
  1189. */
  1190. static inline s64
  1191. ia64_pal_perf_mon_info (u64 *pm_buffer, pal_perf_mon_info_u_t *pm_info)
  1192. {
  1193. struct ia64_pal_retval iprv;
  1194. PAL_CALL(iprv, PAL_PERF_MON_INFO, (unsigned long) pm_buffer, 0, 0);
  1195. if (pm_info)
  1196. pm_info->ppmi_data = iprv.v0;
  1197. return iprv.status;
  1198. }
  1199. /* Specifies the physical address of the processor interrupt block
  1200. * and I/O port space.
  1201. */
  1202. static inline s64
  1203. ia64_pal_platform_addr (u64 type, u64 physical_addr)
  1204. {
  1205. struct ia64_pal_retval iprv;
  1206. PAL_CALL(iprv, PAL_PLATFORM_ADDR, type, physical_addr, 0);
  1207. return iprv.status;
  1208. }
  1209. /* Set the SAL PMI entrypoint in memory */
  1210. static inline s64
  1211. ia64_pal_pmi_entrypoint (u64 sal_pmi_entry_addr)
  1212. {
  1213. struct ia64_pal_retval iprv;
  1214. PAL_CALL(iprv, PAL_PMI_ENTRYPOINT, sal_pmi_entry_addr, 0, 0);
  1215. return iprv.status;
  1216. }
  1217. struct pal_features_s;
  1218. /* Provide information about configurable processor features */
  1219. static inline s64
  1220. ia64_pal_proc_get_features (u64 *features_avail,
  1221. u64 *features_status,
  1222. u64 *features_control)
  1223. {
  1224. struct ia64_pal_retval iprv;
  1225. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, 0, 0);
  1226. if (iprv.status == 0) {
  1227. *features_avail = iprv.v0;
  1228. *features_status = iprv.v1;
  1229. *features_control = iprv.v2;
  1230. }
  1231. return iprv.status;
  1232. }
  1233. /* Enable/disable processor dependent features */
  1234. static inline s64
  1235. ia64_pal_proc_set_features (u64 feature_select)
  1236. {
  1237. struct ia64_pal_retval iprv;
  1238. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES, feature_select, 0, 0);
  1239. return iprv.status;
  1240. }
  1241. /*
  1242. * Put everything in a struct so we avoid the global offset table whenever
  1243. * possible.
  1244. */
  1245. typedef struct ia64_ptce_info_s {
  1246. u64 base;
  1247. u32 count[2];
  1248. u32 stride[2];
  1249. } ia64_ptce_info_t;
  1250. /* Return the information required for the architected loop used to purge
  1251. * (initialize) the entire TC
  1252. */
  1253. static inline s64
  1254. ia64_get_ptce (ia64_ptce_info_t *ptce)
  1255. {
  1256. struct ia64_pal_retval iprv;
  1257. if (!ptce)
  1258. return -1;
  1259. PAL_CALL(iprv, PAL_PTCE_INFO, 0, 0, 0);
  1260. if (iprv.status == 0) {
  1261. ptce->base = iprv.v0;
  1262. ptce->count[0] = iprv.v1 >> 32;
  1263. ptce->count[1] = iprv.v1 & 0xffffffff;
  1264. ptce->stride[0] = iprv.v2 >> 32;
  1265. ptce->stride[1] = iprv.v2 & 0xffffffff;
  1266. }
  1267. return iprv.status;
  1268. }
  1269. /* Return info about implemented application and control registers. */
  1270. static inline s64
  1271. ia64_pal_register_info (u64 info_request, u64 *reg_info_1, u64 *reg_info_2)
  1272. {
  1273. struct ia64_pal_retval iprv;
  1274. PAL_CALL(iprv, PAL_REGISTER_INFO, info_request, 0, 0);
  1275. if (reg_info_1)
  1276. *reg_info_1 = iprv.v0;
  1277. if (reg_info_2)
  1278. *reg_info_2 = iprv.v1;
  1279. return iprv.status;
  1280. }
  1281. typedef union pal_hints_u {
  1282. u64 ph_data;
  1283. struct {
  1284. u64 si : 1,
  1285. li : 1,
  1286. reserved : 62;
  1287. } pal_hints_s;
  1288. } pal_hints_u_t;
  1289. /* Return information about the register stack and RSE for this processor
  1290. * implementation.
  1291. */
  1292. static inline s64
  1293. ia64_pal_rse_info (u64 *num_phys_stacked, pal_hints_u_t *hints)
  1294. {
  1295. struct ia64_pal_retval iprv;
  1296. PAL_CALL(iprv, PAL_RSE_INFO, 0, 0, 0);
  1297. if (num_phys_stacked)
  1298. *num_phys_stacked = iprv.v0;
  1299. if (hints)
  1300. hints->ph_data = iprv.v1;
  1301. return iprv.status;
  1302. }
  1303. /*
  1304. * Set the current hardware resource sharing policy of the processor
  1305. */
  1306. static inline s64
  1307. ia64_pal_set_hw_policy (u64 policy)
  1308. {
  1309. struct ia64_pal_retval iprv;
  1310. PAL_CALL(iprv, PAL_SET_HW_POLICY, policy, 0, 0);
  1311. return iprv.status;
  1312. }
  1313. /* Cause the processor to enter SHUTDOWN state, where prefetching and execution are
  1314. * suspended, but cause cache and TLB coherency to be maintained.
  1315. * This is usually called in IA-32 mode.
  1316. */
  1317. static inline s64
  1318. ia64_pal_shutdown (void)
  1319. {
  1320. struct ia64_pal_retval iprv;
  1321. PAL_CALL(iprv, PAL_SHUTDOWN, 0, 0, 0);
  1322. return iprv.status;
  1323. }
  1324. /* Perform the second phase of processor self-test. */
  1325. static inline s64
  1326. ia64_pal_test_proc (u64 test_addr, u64 test_size, u64 attributes, u64 *self_test_state)
  1327. {
  1328. struct ia64_pal_retval iprv;
  1329. PAL_CALL(iprv, PAL_TEST_PROC, test_addr, test_size, attributes);
  1330. if (self_test_state)
  1331. *self_test_state = iprv.v0;
  1332. return iprv.status;
  1333. }
  1334. typedef union pal_version_u {
  1335. u64 pal_version_val;
  1336. struct {
  1337. u64 pv_pal_b_rev : 8;
  1338. u64 pv_pal_b_model : 8;
  1339. u64 pv_reserved1 : 8;
  1340. u64 pv_pal_vendor : 8;
  1341. u64 pv_pal_a_rev : 8;
  1342. u64 pv_pal_a_model : 8;
  1343. u64 pv_reserved2 : 16;
  1344. } pal_version_s;
  1345. } pal_version_u_t;
  1346. /*
  1347. * Return PAL version information. While the documentation states that
  1348. * PAL_VERSION can be called in either physical or virtual mode, some
  1349. * implementations only allow physical calls. We don't call it very often,
  1350. * so the overhead isn't worth eliminating.
  1351. */
  1352. static inline s64
  1353. ia64_pal_version (pal_version_u_t *pal_min_version, pal_version_u_t *pal_cur_version)
  1354. {
  1355. struct ia64_pal_retval iprv;
  1356. PAL_CALL_PHYS(iprv, PAL_VERSION, 0, 0, 0);
  1357. if (pal_min_version)
  1358. pal_min_version->pal_version_val = iprv.v0;
  1359. if (pal_cur_version)
  1360. pal_cur_version->pal_version_val = iprv.v1;
  1361. return iprv.status;
  1362. }
  1363. typedef union pal_tc_info_u {
  1364. u64 pti_val;
  1365. struct {
  1366. u64 num_sets : 8,
  1367. associativity : 8,
  1368. num_entries : 16,
  1369. pf : 1,
  1370. unified : 1,
  1371. reduce_tr : 1,
  1372. reserved : 29;
  1373. } pal_tc_info_s;
  1374. } pal_tc_info_u_t;
  1375. #define tc_reduce_tr pal_tc_info_s.reduce_tr
  1376. #define tc_unified pal_tc_info_s.unified
  1377. #define tc_pf pal_tc_info_s.pf
  1378. #define tc_num_entries pal_tc_info_s.num_entries
  1379. #define tc_associativity pal_tc_info_s.associativity
  1380. #define tc_num_sets pal_tc_info_s.num_sets
  1381. /* Return information about the virtual memory characteristics of the processor
  1382. * implementation.
  1383. */
  1384. static inline s64
  1385. ia64_pal_vm_info (u64 tc_level, u64 tc_type, pal_tc_info_u_t *tc_info, u64 *tc_pages)
  1386. {
  1387. struct ia64_pal_retval iprv;
  1388. PAL_CALL(iprv, PAL_VM_INFO, tc_level, tc_type, 0);
  1389. if (tc_info)
  1390. tc_info->pti_val = iprv.v0;
  1391. if (tc_pages)
  1392. *tc_pages = iprv.v1;
  1393. return iprv.status;
  1394. }
  1395. /* Get page size information about the virtual memory characteristics of the processor
  1396. * implementation.
  1397. */
  1398. static inline s64
  1399. ia64_pal_vm_page_size (u64 *tr_pages, u64 *vw_pages)
  1400. {
  1401. struct ia64_pal_retval iprv;
  1402. PAL_CALL(iprv, PAL_VM_PAGE_SIZE, 0, 0, 0);
  1403. if (tr_pages)
  1404. *tr_pages = iprv.v0;
  1405. if (vw_pages)
  1406. *vw_pages = iprv.v1;
  1407. return iprv.status;
  1408. }
  1409. typedef union pal_vm_info_1_u {
  1410. u64 pvi1_val;
  1411. struct {
  1412. u64 vw : 1,
  1413. phys_add_size : 7,
  1414. key_size : 8,
  1415. max_pkr : 8,
  1416. hash_tag_id : 8,
  1417. max_dtr_entry : 8,
  1418. max_itr_entry : 8,
  1419. max_unique_tcs : 8,
  1420. num_tc_levels : 8;
  1421. } pal_vm_info_1_s;
  1422. } pal_vm_info_1_u_t;
  1423. #define PAL_MAX_PURGES 0xFFFF /* all ones is means unlimited */
  1424. typedef union pal_vm_info_2_u {
  1425. u64 pvi2_val;
  1426. struct {
  1427. u64 impl_va_msb : 8,
  1428. rid_size : 8,
  1429. max_purges : 16,
  1430. reserved : 32;
  1431. } pal_vm_info_2_s;
  1432. } pal_vm_info_2_u_t;
  1433. /* Get summary information about the virtual memory characteristics of the processor
  1434. * implementation.
  1435. */
  1436. static inline s64
  1437. ia64_pal_vm_summary (pal_vm_info_1_u_t *vm_info_1, pal_vm_info_2_u_t *vm_info_2)
  1438. {
  1439. struct ia64_pal_retval iprv;
  1440. PAL_CALL(iprv, PAL_VM_SUMMARY, 0, 0, 0);
  1441. if (vm_info_1)
  1442. vm_info_1->pvi1_val = iprv.v0;
  1443. if (vm_info_2)
  1444. vm_info_2->pvi2_val = iprv.v1;
  1445. return iprv.status;
  1446. }
  1447. typedef union pal_itr_valid_u {
  1448. u64 piv_val;
  1449. struct {
  1450. u64 access_rights_valid : 1,
  1451. priv_level_valid : 1,
  1452. dirty_bit_valid : 1,
  1453. mem_attr_valid : 1,
  1454. reserved : 60;
  1455. } pal_tr_valid_s;
  1456. } pal_tr_valid_u_t;
  1457. /* Read a translation register */
  1458. static inline s64
  1459. ia64_pal_tr_read (u64 reg_num, u64 tr_type, u64 *tr_buffer, pal_tr_valid_u_t *tr_valid)
  1460. {
  1461. struct ia64_pal_retval iprv;
  1462. PAL_CALL_PHYS_STK(iprv, PAL_VM_TR_READ, reg_num, tr_type,(u64)ia64_tpa(tr_buffer));
  1463. if (tr_valid)
  1464. tr_valid->piv_val = iprv.v0;
  1465. return iprv.status;
  1466. }
  1467. /*
  1468. * PAL_PREFETCH_VISIBILITY transaction types
  1469. */
  1470. #define PAL_VISIBILITY_VIRTUAL 0
  1471. #define PAL_VISIBILITY_PHYSICAL 1
  1472. /*
  1473. * PAL_PREFETCH_VISIBILITY return codes
  1474. */
  1475. #define PAL_VISIBILITY_OK 1
  1476. #define PAL_VISIBILITY_OK_REMOTE_NEEDED 0
  1477. #define PAL_VISIBILITY_INVAL_ARG -2
  1478. #define PAL_VISIBILITY_ERROR -3
  1479. static inline s64
  1480. ia64_pal_prefetch_visibility (s64 trans_type)
  1481. {
  1482. struct ia64_pal_retval iprv;
  1483. PAL_CALL(iprv, PAL_PREFETCH_VISIBILITY, trans_type, 0, 0);
  1484. return iprv.status;
  1485. }
  1486. /* data structure for getting information on logical to physical mappings */
  1487. typedef union pal_log_overview_u {
  1488. struct {
  1489. u64 num_log :16, /* Total number of logical
  1490. * processors on this die
  1491. */
  1492. tpc :8, /* Threads per core */
  1493. reserved3 :8, /* Reserved */
  1494. cpp :8, /* Cores per processor */
  1495. reserved2 :8, /* Reserved */
  1496. ppid :8, /* Physical processor ID */
  1497. reserved1 :8; /* Reserved */
  1498. } overview_bits;
  1499. u64 overview_data;
  1500. } pal_log_overview_t;
  1501. typedef union pal_proc_n_log_info1_u{
  1502. struct {
  1503. u64 tid :16, /* Thread id */
  1504. reserved2 :16, /* Reserved */
  1505. cid :16, /* Core id */
  1506. reserved1 :16; /* Reserved */
  1507. } ppli1_bits;
  1508. u64 ppli1_data;
  1509. } pal_proc_n_log_info1_t;
  1510. typedef union pal_proc_n_log_info2_u {
  1511. struct {
  1512. u64 la :16, /* Logical address */
  1513. reserved :48; /* Reserved */
  1514. } ppli2_bits;
  1515. u64 ppli2_data;
  1516. } pal_proc_n_log_info2_t;
  1517. typedef struct pal_logical_to_physical_s
  1518. {
  1519. pal_log_overview_t overview;
  1520. pal_proc_n_log_info1_t ppli1;
  1521. pal_proc_n_log_info2_t ppli2;
  1522. } pal_logical_to_physical_t;
  1523. #define overview_num_log overview.overview_bits.num_log
  1524. #define overview_tpc overview.overview_bits.tpc
  1525. #define overview_cpp overview.overview_bits.cpp
  1526. #define overview_ppid overview.overview_bits.ppid
  1527. #define log1_tid ppli1.ppli1_bits.tid
  1528. #define log1_cid ppli1.ppli1_bits.cid
  1529. #define log2_la ppli2.ppli2_bits.la
  1530. /* Get information on logical to physical processor mappings. */
  1531. static inline s64
  1532. ia64_pal_logical_to_phys(u64 proc_number, pal_logical_to_physical_t *mapping)
  1533. {
  1534. struct ia64_pal_retval iprv;
  1535. PAL_CALL(iprv, PAL_LOGICAL_TO_PHYSICAL, proc_number, 0, 0);
  1536. if (iprv.status == PAL_STATUS_SUCCESS)
  1537. {
  1538. mapping->overview.overview_data = iprv.v0;
  1539. mapping->ppli1.ppli1_data = iprv.v1;
  1540. mapping->ppli2.ppli2_data = iprv.v2;
  1541. }
  1542. return iprv.status;
  1543. }
  1544. typedef struct pal_cache_shared_info_s
  1545. {
  1546. u64 num_shared;
  1547. pal_proc_n_log_info1_t ppli1;
  1548. pal_proc_n_log_info2_t ppli2;
  1549. } pal_cache_shared_info_t;
  1550. /* Get information on logical to physical processor mappings. */
  1551. static inline s64
  1552. ia64_pal_cache_shared_info(u64 level,
  1553. u64 type,
  1554. u64 proc_number,
  1555. pal_cache_shared_info_t *info)
  1556. {
  1557. struct ia64_pal_retval iprv;
  1558. PAL_CALL(iprv, PAL_CACHE_SHARED_INFO, level, type, proc_number);
  1559. if (iprv.status == PAL_STATUS_SUCCESS) {
  1560. info->num_shared = iprv.v0;
  1561. info->ppli1.ppli1_data = iprv.v1;
  1562. info->ppli2.ppli2_data = iprv.v2;
  1563. }
  1564. return iprv.status;
  1565. }
  1566. #endif /* __ASSEMBLY__ */
  1567. #endif /* _ASM_IA64_PAL_H */