sba_iommu.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069
  1. /*
  2. ** System Bus Adapter (SBA) I/O MMU manager
  3. **
  4. ** (c) Copyright 2000-2004 Grant Grundler <grundler @ parisc-linux x org>
  5. ** (c) Copyright 2004 Naresh Kumar Inna <knaresh at india x hp x com>
  6. ** (c) Copyright 2000-2004 Hewlett-Packard Company
  7. **
  8. ** Portions (c) 1999 Dave S. Miller (from sparc64 I/O MMU code)
  9. **
  10. ** This program is free software; you can redistribute it and/or modify
  11. ** it under the terms of the GNU General Public License as published by
  12. ** the Free Software Foundation; either version 2 of the License, or
  13. ** (at your option) any later version.
  14. **
  15. **
  16. ** This module initializes the IOC (I/O Controller) found on B1000/C3000/
  17. ** J5000/J7000/N-class/L-class machines and their successors.
  18. **
  19. ** FIXME: add DMA hint support programming in both sba and lba modules.
  20. */
  21. #include <linux/types.h>
  22. #include <linux/kernel.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/slab.h>
  25. #include <linux/init.h>
  26. #include <linux/mm.h>
  27. #include <linux/string.h>
  28. #include <linux/pci.h>
  29. #include <asm/byteorder.h>
  30. #include <asm/io.h>
  31. #include <asm/dma.h> /* for DMA_CHUNK_SIZE */
  32. #include <asm/hardware.h> /* for register_parisc_driver() stuff */
  33. #include <linux/proc_fs.h>
  34. #include <linux/seq_file.h>
  35. #include <asm/ropes.h>
  36. #include <asm/mckinley.h> /* for proc_mckinley_root */
  37. #include <asm/runway.h> /* for proc_runway_root */
  38. #include <asm/pdc.h> /* for PDC_MODEL_* */
  39. #include <asm/pdcpat.h> /* for is_pdc_pat() */
  40. #include <asm/parisc-device.h>
  41. #define MODULE_NAME "SBA"
  42. /*
  43. ** The number of debug flags is a clue - this code is fragile.
  44. ** Don't even think about messing with it unless you have
  45. ** plenty of 710's to sacrifice to the computer gods. :^)
  46. */
  47. #undef DEBUG_SBA_INIT
  48. #undef DEBUG_SBA_RUN
  49. #undef DEBUG_SBA_RUN_SG
  50. #undef DEBUG_SBA_RESOURCE
  51. #undef ASSERT_PDIR_SANITY
  52. #undef DEBUG_LARGE_SG_ENTRIES
  53. #undef DEBUG_DMB_TRAP
  54. #ifdef DEBUG_SBA_INIT
  55. #define DBG_INIT(x...) printk(x)
  56. #else
  57. #define DBG_INIT(x...)
  58. #endif
  59. #ifdef DEBUG_SBA_RUN
  60. #define DBG_RUN(x...) printk(x)
  61. #else
  62. #define DBG_RUN(x...)
  63. #endif
  64. #ifdef DEBUG_SBA_RUN_SG
  65. #define DBG_RUN_SG(x...) printk(x)
  66. #else
  67. #define DBG_RUN_SG(x...)
  68. #endif
  69. #ifdef DEBUG_SBA_RESOURCE
  70. #define DBG_RES(x...) printk(x)
  71. #else
  72. #define DBG_RES(x...)
  73. #endif
  74. #define SBA_INLINE __inline__
  75. #define DEFAULT_DMA_HINT_REG 0
  76. struct sba_device *sba_list;
  77. EXPORT_SYMBOL_GPL(sba_list);
  78. static unsigned long ioc_needs_fdc = 0;
  79. /* global count of IOMMUs in the system */
  80. static unsigned int global_ioc_cnt = 0;
  81. /* PA8700 (Piranha 2.2) bug workaround */
  82. static unsigned long piranha_bad_128k = 0;
  83. /* Looks nice and keeps the compiler happy */
  84. #define SBA_DEV(d) ((struct sba_device *) (d))
  85. #ifdef CONFIG_AGP_PARISC
  86. #define SBA_AGP_SUPPORT
  87. #endif /*CONFIG_AGP_PARISC*/
  88. #ifdef SBA_AGP_SUPPORT
  89. static int sba_reserve_agpgart = 1;
  90. module_param(sba_reserve_agpgart, int, 0444);
  91. MODULE_PARM_DESC(sba_reserve_agpgart, "Reserve half of IO pdir as AGPGART");
  92. #endif
  93. /************************************
  94. ** SBA register read and write support
  95. **
  96. ** BE WARNED: register writes are posted.
  97. ** (ie follow writes which must reach HW with a read)
  98. **
  99. ** Superdome (in particular, REO) allows only 64-bit CSR accesses.
  100. */
  101. #define READ_REG32(addr) readl(addr)
  102. #define READ_REG64(addr) readq(addr)
  103. #define WRITE_REG32(val, addr) writel((val), (addr))
  104. #define WRITE_REG64(val, addr) writeq((val), (addr))
  105. #ifdef CONFIG_64BIT
  106. #define READ_REG(addr) READ_REG64(addr)
  107. #define WRITE_REG(value, addr) WRITE_REG64(value, addr)
  108. #else
  109. #define READ_REG(addr) READ_REG32(addr)
  110. #define WRITE_REG(value, addr) WRITE_REG32(value, addr)
  111. #endif
  112. #ifdef DEBUG_SBA_INIT
  113. /* NOTE: When CONFIG_64BIT isn't defined, READ_REG64() is two 32-bit reads */
  114. /**
  115. * sba_dump_ranges - debugging only - print ranges assigned to this IOA
  116. * @hpa: base address of the sba
  117. *
  118. * Print the MMIO and IO Port address ranges forwarded by an Astro/Ike/RIO
  119. * IO Adapter (aka Bus Converter).
  120. */
  121. static void
  122. sba_dump_ranges(void __iomem *hpa)
  123. {
  124. DBG_INIT("SBA at 0x%p\n", hpa);
  125. DBG_INIT("IOS_DIST_BASE : %Lx\n", READ_REG64(hpa+IOS_DIST_BASE));
  126. DBG_INIT("IOS_DIST_MASK : %Lx\n", READ_REG64(hpa+IOS_DIST_MASK));
  127. DBG_INIT("IOS_DIST_ROUTE : %Lx\n", READ_REG64(hpa+IOS_DIST_ROUTE));
  128. DBG_INIT("\n");
  129. DBG_INIT("IOS_DIRECT_BASE : %Lx\n", READ_REG64(hpa+IOS_DIRECT_BASE));
  130. DBG_INIT("IOS_DIRECT_MASK : %Lx\n", READ_REG64(hpa+IOS_DIRECT_MASK));
  131. DBG_INIT("IOS_DIRECT_ROUTE: %Lx\n", READ_REG64(hpa+IOS_DIRECT_ROUTE));
  132. }
  133. /**
  134. * sba_dump_tlb - debugging only - print IOMMU operating parameters
  135. * @hpa: base address of the IOMMU
  136. *
  137. * Print the size/location of the IO MMU PDIR.
  138. */
  139. static void sba_dump_tlb(void __iomem *hpa)
  140. {
  141. DBG_INIT("IO TLB at 0x%p\n", hpa);
  142. DBG_INIT("IOC_IBASE : 0x%Lx\n", READ_REG64(hpa+IOC_IBASE));
  143. DBG_INIT("IOC_IMASK : 0x%Lx\n", READ_REG64(hpa+IOC_IMASK));
  144. DBG_INIT("IOC_TCNFG : 0x%Lx\n", READ_REG64(hpa+IOC_TCNFG));
  145. DBG_INIT("IOC_PDIR_BASE: 0x%Lx\n", READ_REG64(hpa+IOC_PDIR_BASE));
  146. DBG_INIT("\n");
  147. }
  148. #else
  149. #define sba_dump_ranges(x)
  150. #define sba_dump_tlb(x)
  151. #endif /* DEBUG_SBA_INIT */
  152. #ifdef ASSERT_PDIR_SANITY
  153. /**
  154. * sba_dump_pdir_entry - debugging only - print one IOMMU PDIR entry
  155. * @ioc: IO MMU structure which owns the pdir we are interested in.
  156. * @msg: text to print ont the output line.
  157. * @pide: pdir index.
  158. *
  159. * Print one entry of the IO MMU PDIR in human readable form.
  160. */
  161. static void
  162. sba_dump_pdir_entry(struct ioc *ioc, char *msg, uint pide)
  163. {
  164. /* start printing from lowest pde in rval */
  165. u64 *ptr = &(ioc->pdir_base[pide & (~0U * BITS_PER_LONG)]);
  166. unsigned long *rptr = (unsigned long *) &(ioc->res_map[(pide >>3) & ~(sizeof(unsigned long) - 1)]);
  167. uint rcnt;
  168. printk(KERN_DEBUG "SBA: %s rp %p bit %d rval 0x%lx\n",
  169. msg,
  170. rptr, pide & (BITS_PER_LONG - 1), *rptr);
  171. rcnt = 0;
  172. while (rcnt < BITS_PER_LONG) {
  173. printk(KERN_DEBUG "%s %2d %p %016Lx\n",
  174. (rcnt == (pide & (BITS_PER_LONG - 1)))
  175. ? " -->" : " ",
  176. rcnt, ptr, *ptr );
  177. rcnt++;
  178. ptr++;
  179. }
  180. printk(KERN_DEBUG "%s", msg);
  181. }
  182. /**
  183. * sba_check_pdir - debugging only - consistency checker
  184. * @ioc: IO MMU structure which owns the pdir we are interested in.
  185. * @msg: text to print ont the output line.
  186. *
  187. * Verify the resource map and pdir state is consistent
  188. */
  189. static int
  190. sba_check_pdir(struct ioc *ioc, char *msg)
  191. {
  192. u32 *rptr_end = (u32 *) &(ioc->res_map[ioc->res_size]);
  193. u32 *rptr = (u32 *) ioc->res_map; /* resource map ptr */
  194. u64 *pptr = ioc->pdir_base; /* pdir ptr */
  195. uint pide = 0;
  196. while (rptr < rptr_end) {
  197. u32 rval = *rptr;
  198. int rcnt = 32; /* number of bits we might check */
  199. while (rcnt) {
  200. /* Get last byte and highest bit from that */
  201. u32 pde = ((u32) (((char *)pptr)[7])) << 24;
  202. if ((rval ^ pde) & 0x80000000)
  203. {
  204. /*
  205. ** BUMMER! -- res_map != pdir --
  206. ** Dump rval and matching pdir entries
  207. */
  208. sba_dump_pdir_entry(ioc, msg, pide);
  209. return(1);
  210. }
  211. rcnt--;
  212. rval <<= 1; /* try the next bit */
  213. pptr++;
  214. pide++;
  215. }
  216. rptr++; /* look at next word of res_map */
  217. }
  218. /* It'd be nice if we always got here :^) */
  219. return 0;
  220. }
  221. /**
  222. * sba_dump_sg - debugging only - print Scatter-Gather list
  223. * @ioc: IO MMU structure which owns the pdir we are interested in.
  224. * @startsg: head of the SG list
  225. * @nents: number of entries in SG list
  226. *
  227. * print the SG list so we can verify it's correct by hand.
  228. */
  229. static void
  230. sba_dump_sg( struct ioc *ioc, struct scatterlist *startsg, int nents)
  231. {
  232. while (nents-- > 0) {
  233. printk(KERN_DEBUG " %d : %08lx/%05x %p/%05x\n",
  234. nents,
  235. (unsigned long) sg_dma_address(startsg),
  236. sg_dma_len(startsg),
  237. sg_virt_addr(startsg), startsg->length);
  238. startsg++;
  239. }
  240. }
  241. #endif /* ASSERT_PDIR_SANITY */
  242. /**************************************************************
  243. *
  244. * I/O Pdir Resource Management
  245. *
  246. * Bits set in the resource map are in use.
  247. * Each bit can represent a number of pages.
  248. * LSbs represent lower addresses (IOVA's).
  249. *
  250. ***************************************************************/
  251. #define PAGES_PER_RANGE 1 /* could increase this to 4 or 8 if needed */
  252. /* Convert from IOVP to IOVA and vice versa. */
  253. #ifdef ZX1_SUPPORT
  254. /* Pluto (aka ZX1) boxes need to set or clear the ibase bits appropriately */
  255. #define SBA_IOVA(ioc,iovp,offset,hint_reg) ((ioc->ibase) | (iovp) | (offset))
  256. #define SBA_IOVP(ioc,iova) ((iova) & (ioc)->iovp_mask)
  257. #else
  258. /* only support Astro and ancestors. Saves a few cycles in key places */
  259. #define SBA_IOVA(ioc,iovp,offset,hint_reg) ((iovp) | (offset))
  260. #define SBA_IOVP(ioc,iova) (iova)
  261. #endif
  262. #define PDIR_INDEX(iovp) ((iovp)>>IOVP_SHIFT)
  263. #define RESMAP_MASK(n) (~0UL << (BITS_PER_LONG - (n)))
  264. #define RESMAP_IDX_MASK (sizeof(unsigned long) - 1)
  265. /**
  266. * sba_search_bitmap - find free space in IO PDIR resource bitmap
  267. * @ioc: IO MMU structure which owns the pdir we are interested in.
  268. * @bits_wanted: number of entries we need.
  269. *
  270. * Find consecutive free bits in resource bitmap.
  271. * Each bit represents one entry in the IO Pdir.
  272. * Cool perf optimization: search for log2(size) bits at a time.
  273. */
  274. static SBA_INLINE unsigned long
  275. sba_search_bitmap(struct ioc *ioc, unsigned long bits_wanted)
  276. {
  277. unsigned long *res_ptr = ioc->res_hint;
  278. unsigned long *res_end = (unsigned long *) &(ioc->res_map[ioc->res_size]);
  279. unsigned long pide = ~0UL;
  280. if (bits_wanted > (BITS_PER_LONG/2)) {
  281. /* Search word at a time - no mask needed */
  282. for(; res_ptr < res_end; ++res_ptr) {
  283. if (*res_ptr == 0) {
  284. *res_ptr = RESMAP_MASK(bits_wanted);
  285. pide = ((unsigned long)res_ptr - (unsigned long)ioc->res_map);
  286. pide <<= 3; /* convert to bit address */
  287. break;
  288. }
  289. }
  290. /* point to the next word on next pass */
  291. res_ptr++;
  292. ioc->res_bitshift = 0;
  293. } else {
  294. /*
  295. ** Search the resource bit map on well-aligned values.
  296. ** "o" is the alignment.
  297. ** We need the alignment to invalidate I/O TLB using
  298. ** SBA HW features in the unmap path.
  299. */
  300. unsigned long o = 1 << get_order(bits_wanted << PAGE_SHIFT);
  301. uint bitshiftcnt = ALIGN(ioc->res_bitshift, o);
  302. unsigned long mask;
  303. if (bitshiftcnt >= BITS_PER_LONG) {
  304. bitshiftcnt = 0;
  305. res_ptr++;
  306. }
  307. mask = RESMAP_MASK(bits_wanted) >> bitshiftcnt;
  308. DBG_RES("%s() o %ld %p", __FUNCTION__, o, res_ptr);
  309. while(res_ptr < res_end)
  310. {
  311. DBG_RES(" %p %lx %lx\n", res_ptr, mask, *res_ptr);
  312. WARN_ON(mask == 0);
  313. if(((*res_ptr) & mask) == 0) {
  314. *res_ptr |= mask; /* mark resources busy! */
  315. pide = ((unsigned long)res_ptr - (unsigned long)ioc->res_map);
  316. pide <<= 3; /* convert to bit address */
  317. pide += bitshiftcnt;
  318. break;
  319. }
  320. mask >>= o;
  321. bitshiftcnt += o;
  322. if (mask == 0) {
  323. mask = RESMAP_MASK(bits_wanted);
  324. bitshiftcnt=0;
  325. res_ptr++;
  326. }
  327. }
  328. /* look in the same word on the next pass */
  329. ioc->res_bitshift = bitshiftcnt + bits_wanted;
  330. }
  331. /* wrapped ? */
  332. if (res_end <= res_ptr) {
  333. ioc->res_hint = (unsigned long *) ioc->res_map;
  334. ioc->res_bitshift = 0;
  335. } else {
  336. ioc->res_hint = res_ptr;
  337. }
  338. return (pide);
  339. }
  340. /**
  341. * sba_alloc_range - find free bits and mark them in IO PDIR resource bitmap
  342. * @ioc: IO MMU structure which owns the pdir we are interested in.
  343. * @size: number of bytes to create a mapping for
  344. *
  345. * Given a size, find consecutive unmarked and then mark those bits in the
  346. * resource bit map.
  347. */
  348. static int
  349. sba_alloc_range(struct ioc *ioc, size_t size)
  350. {
  351. unsigned int pages_needed = size >> IOVP_SHIFT;
  352. #ifdef SBA_COLLECT_STATS
  353. unsigned long cr_start = mfctl(16);
  354. #endif
  355. unsigned long pide;
  356. pide = sba_search_bitmap(ioc, pages_needed);
  357. if (pide >= (ioc->res_size << 3)) {
  358. pide = sba_search_bitmap(ioc, pages_needed);
  359. if (pide >= (ioc->res_size << 3))
  360. panic("%s: I/O MMU @ %p is out of mapping resources\n",
  361. __FILE__, ioc->ioc_hpa);
  362. }
  363. #ifdef ASSERT_PDIR_SANITY
  364. /* verify the first enable bit is clear */
  365. if(0x00 != ((u8 *) ioc->pdir_base)[pide*sizeof(u64) + 7]) {
  366. sba_dump_pdir_entry(ioc, "sba_search_bitmap() botched it?", pide);
  367. }
  368. #endif
  369. DBG_RES("%s(%x) %d -> %lx hint %x/%x\n",
  370. __FUNCTION__, size, pages_needed, pide,
  371. (uint) ((unsigned long) ioc->res_hint - (unsigned long) ioc->res_map),
  372. ioc->res_bitshift );
  373. #ifdef SBA_COLLECT_STATS
  374. {
  375. unsigned long cr_end = mfctl(16);
  376. unsigned long tmp = cr_end - cr_start;
  377. /* check for roll over */
  378. cr_start = (cr_end < cr_start) ? -(tmp) : (tmp);
  379. }
  380. ioc->avg_search[ioc->avg_idx++] = cr_start;
  381. ioc->avg_idx &= SBA_SEARCH_SAMPLE - 1;
  382. ioc->used_pages += pages_needed;
  383. #endif
  384. return (pide);
  385. }
  386. /**
  387. * sba_free_range - unmark bits in IO PDIR resource bitmap
  388. * @ioc: IO MMU structure which owns the pdir we are interested in.
  389. * @iova: IO virtual address which was previously allocated.
  390. * @size: number of bytes to create a mapping for
  391. *
  392. * clear bits in the ioc's resource map
  393. */
  394. static SBA_INLINE void
  395. sba_free_range(struct ioc *ioc, dma_addr_t iova, size_t size)
  396. {
  397. unsigned long iovp = SBA_IOVP(ioc, iova);
  398. unsigned int pide = PDIR_INDEX(iovp);
  399. unsigned int ridx = pide >> 3; /* convert bit to byte address */
  400. unsigned long *res_ptr = (unsigned long *) &((ioc)->res_map[ridx & ~RESMAP_IDX_MASK]);
  401. int bits_not_wanted = size >> IOVP_SHIFT;
  402. /* 3-bits "bit" address plus 2 (or 3) bits for "byte" == bit in word */
  403. unsigned long m = RESMAP_MASK(bits_not_wanted) >> (pide & (BITS_PER_LONG - 1));
  404. DBG_RES("%s( ,%x,%x) %x/%lx %x %p %lx\n",
  405. __FUNCTION__, (uint) iova, size,
  406. bits_not_wanted, m, pide, res_ptr, *res_ptr);
  407. #ifdef SBA_COLLECT_STATS
  408. ioc->used_pages -= bits_not_wanted;
  409. #endif
  410. *res_ptr &= ~m;
  411. }
  412. /**************************************************************
  413. *
  414. * "Dynamic DMA Mapping" support (aka "Coherent I/O")
  415. *
  416. ***************************************************************/
  417. #ifdef SBA_HINT_SUPPORT
  418. #define SBA_DMA_HINT(ioc, val) ((val) << (ioc)->hint_shift_pdir)
  419. #endif
  420. typedef unsigned long space_t;
  421. #define KERNEL_SPACE 0
  422. /**
  423. * sba_io_pdir_entry - fill in one IO PDIR entry
  424. * @pdir_ptr: pointer to IO PDIR entry
  425. * @sid: process Space ID - currently only support KERNEL_SPACE
  426. * @vba: Virtual CPU address of buffer to map
  427. * @hint: DMA hint set to use for this mapping
  428. *
  429. * SBA Mapping Routine
  430. *
  431. * Given a virtual address (vba, arg2) and space id, (sid, arg1)
  432. * sba_io_pdir_entry() loads the I/O PDIR entry pointed to by
  433. * pdir_ptr (arg0).
  434. * Using the bass-ackwards HP bit numbering, Each IO Pdir entry
  435. * for Astro/Ike looks like:
  436. *
  437. *
  438. * 0 19 51 55 63
  439. * +-+---------------------+----------------------------------+----+--------+
  440. * |V| U | PPN[43:12] | U | VI |
  441. * +-+---------------------+----------------------------------+----+--------+
  442. *
  443. * Pluto is basically identical, supports fewer physical address bits:
  444. *
  445. * 0 23 51 55 63
  446. * +-+------------------------+-------------------------------+----+--------+
  447. * |V| U | PPN[39:12] | U | VI |
  448. * +-+------------------------+-------------------------------+----+--------+
  449. *
  450. * V == Valid Bit (Most Significant Bit is bit 0)
  451. * U == Unused
  452. * PPN == Physical Page Number
  453. * VI == Virtual Index (aka Coherent Index)
  454. *
  455. * LPA instruction output is put into PPN field.
  456. * LCI (Load Coherence Index) instruction provides the "VI" bits.
  457. *
  458. * We pre-swap the bytes since PCX-W is Big Endian and the
  459. * IOMMU uses little endian for the pdir.
  460. */
  461. void SBA_INLINE
  462. sba_io_pdir_entry(u64 *pdir_ptr, space_t sid, unsigned long vba,
  463. unsigned long hint)
  464. {
  465. u64 pa; /* physical address */
  466. register unsigned ci; /* coherent index */
  467. pa = virt_to_phys(vba);
  468. pa &= IOVP_MASK;
  469. mtsp(sid,1);
  470. asm("lci 0(%%sr1, %1), %0" : "=r" (ci) : "r" (vba));
  471. pa |= (ci >> 12) & 0xff; /* move CI (8 bits) into lowest byte */
  472. pa |= SBA_PDIR_VALID_BIT; /* set "valid" bit */
  473. *pdir_ptr = cpu_to_le64(pa); /* swap and store into I/O Pdir */
  474. /*
  475. * If the PDC_MODEL capabilities has Non-coherent IO-PDIR bit set
  476. * (bit #61, big endian), we have to flush and sync every time
  477. * IO-PDIR is changed in Ike/Astro.
  478. */
  479. if (ioc_needs_fdc)
  480. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  481. }
  482. /**
  483. * sba_mark_invalid - invalidate one or more IO PDIR entries
  484. * @ioc: IO MMU structure which owns the pdir we are interested in.
  485. * @iova: IO Virtual Address mapped earlier
  486. * @byte_cnt: number of bytes this mapping covers.
  487. *
  488. * Marking the IO PDIR entry(ies) as Invalid and invalidate
  489. * corresponding IO TLB entry. The Ike PCOM (Purge Command Register)
  490. * is to purge stale entries in the IO TLB when unmapping entries.
  491. *
  492. * The PCOM register supports purging of multiple pages, with a minium
  493. * of 1 page and a maximum of 2GB. Hardware requires the address be
  494. * aligned to the size of the range being purged. The size of the range
  495. * must be a power of 2. The "Cool perf optimization" in the
  496. * allocation routine helps keep that true.
  497. */
  498. static SBA_INLINE void
  499. sba_mark_invalid(struct ioc *ioc, dma_addr_t iova, size_t byte_cnt)
  500. {
  501. u32 iovp = (u32) SBA_IOVP(ioc,iova);
  502. u64 *pdir_ptr = &ioc->pdir_base[PDIR_INDEX(iovp)];
  503. #ifdef ASSERT_PDIR_SANITY
  504. /* Assert first pdir entry is set.
  505. **
  506. ** Even though this is a big-endian machine, the entries
  507. ** in the iopdir are little endian. That's why we look at
  508. ** the byte at +7 instead of at +0.
  509. */
  510. if (0x80 != (((u8 *) pdir_ptr)[7])) {
  511. sba_dump_pdir_entry(ioc,"sba_mark_invalid()", PDIR_INDEX(iovp));
  512. }
  513. #endif
  514. if (byte_cnt > IOVP_SIZE)
  515. {
  516. #if 0
  517. unsigned long entries_per_cacheline = ioc_needs_fdc ?
  518. L1_CACHE_ALIGN(((unsigned long) pdir_ptr))
  519. - (unsigned long) pdir_ptr;
  520. : 262144;
  521. #endif
  522. /* set "size" field for PCOM */
  523. iovp |= get_order(byte_cnt) + PAGE_SHIFT;
  524. do {
  525. /* clear I/O Pdir entry "valid" bit first */
  526. ((u8 *) pdir_ptr)[7] = 0;
  527. if (ioc_needs_fdc) {
  528. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  529. #if 0
  530. entries_per_cacheline = L1_CACHE_SHIFT - 3;
  531. #endif
  532. }
  533. pdir_ptr++;
  534. byte_cnt -= IOVP_SIZE;
  535. } while (byte_cnt > IOVP_SIZE);
  536. } else
  537. iovp |= IOVP_SHIFT; /* set "size" field for PCOM */
  538. /*
  539. ** clear I/O PDIR entry "valid" bit.
  540. ** We have to R/M/W the cacheline regardless how much of the
  541. ** pdir entry that we clobber.
  542. ** The rest of the entry would be useful for debugging if we
  543. ** could dump core on HPMC.
  544. */
  545. ((u8 *) pdir_ptr)[7] = 0;
  546. if (ioc_needs_fdc)
  547. asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
  548. WRITE_REG( SBA_IOVA(ioc, iovp, 0, 0), ioc->ioc_hpa+IOC_PCOM);
  549. }
  550. /**
  551. * sba_dma_supported - PCI driver can query DMA support
  552. * @dev: instance of PCI owned by the driver that's asking
  553. * @mask: number of address bits this PCI device can handle
  554. *
  555. * See Documentation/DMA-mapping.txt
  556. */
  557. static int sba_dma_supported( struct device *dev, u64 mask)
  558. {
  559. struct ioc *ioc;
  560. if (dev == NULL) {
  561. printk(KERN_ERR MODULE_NAME ": EISA/ISA/et al not supported\n");
  562. BUG();
  563. return(0);
  564. }
  565. /* Documentation/DMA-mapping.txt tells drivers to try 64-bit first,
  566. * then fall back to 32-bit if that fails.
  567. * We are just "encouraging" 32-bit DMA masks here since we can
  568. * never allow IOMMU bypass unless we add special support for ZX1.
  569. */
  570. if (mask > ~0U)
  571. return 0;
  572. ioc = GET_IOC(dev);
  573. /*
  574. * check if mask is >= than the current max IO Virt Address
  575. * The max IO Virt address will *always* < 30 bits.
  576. */
  577. return((int)(mask >= (ioc->ibase - 1 +
  578. (ioc->pdir_size / sizeof(u64) * IOVP_SIZE) )));
  579. }
  580. /**
  581. * sba_map_single - map one buffer and return IOVA for DMA
  582. * @dev: instance of PCI owned by the driver that's asking.
  583. * @addr: driver buffer to map.
  584. * @size: number of bytes to map in driver buffer.
  585. * @direction: R/W or both.
  586. *
  587. * See Documentation/DMA-mapping.txt
  588. */
  589. static dma_addr_t
  590. sba_map_single(struct device *dev, void *addr, size_t size,
  591. enum dma_data_direction direction)
  592. {
  593. struct ioc *ioc;
  594. unsigned long flags;
  595. dma_addr_t iovp;
  596. dma_addr_t offset;
  597. u64 *pdir_start;
  598. int pide;
  599. ioc = GET_IOC(dev);
  600. /* save offset bits */
  601. offset = ((dma_addr_t) (long) addr) & ~IOVP_MASK;
  602. /* round up to nearest IOVP_SIZE */
  603. size = (size + offset + ~IOVP_MASK) & IOVP_MASK;
  604. spin_lock_irqsave(&ioc->res_lock, flags);
  605. #ifdef ASSERT_PDIR_SANITY
  606. sba_check_pdir(ioc,"Check before sba_map_single()");
  607. #endif
  608. #ifdef SBA_COLLECT_STATS
  609. ioc->msingle_calls++;
  610. ioc->msingle_pages += size >> IOVP_SHIFT;
  611. #endif
  612. pide = sba_alloc_range(ioc, size);
  613. iovp = (dma_addr_t) pide << IOVP_SHIFT;
  614. DBG_RUN("%s() 0x%p -> 0x%lx\n",
  615. __FUNCTION__, addr, (long) iovp | offset);
  616. pdir_start = &(ioc->pdir_base[pide]);
  617. while (size > 0) {
  618. sba_io_pdir_entry(pdir_start, KERNEL_SPACE, (unsigned long) addr, 0);
  619. DBG_RUN(" pdir 0x%p %02x%02x%02x%02x%02x%02x%02x%02x\n",
  620. pdir_start,
  621. (u8) (((u8 *) pdir_start)[7]),
  622. (u8) (((u8 *) pdir_start)[6]),
  623. (u8) (((u8 *) pdir_start)[5]),
  624. (u8) (((u8 *) pdir_start)[4]),
  625. (u8) (((u8 *) pdir_start)[3]),
  626. (u8) (((u8 *) pdir_start)[2]),
  627. (u8) (((u8 *) pdir_start)[1]),
  628. (u8) (((u8 *) pdir_start)[0])
  629. );
  630. addr += IOVP_SIZE;
  631. size -= IOVP_SIZE;
  632. pdir_start++;
  633. }
  634. /* force FDC ops in io_pdir_entry() to be visible to IOMMU */
  635. if (ioc_needs_fdc)
  636. asm volatile("sync" : : );
  637. #ifdef ASSERT_PDIR_SANITY
  638. sba_check_pdir(ioc,"Check after sba_map_single()");
  639. #endif
  640. spin_unlock_irqrestore(&ioc->res_lock, flags);
  641. /* form complete address */
  642. return SBA_IOVA(ioc, iovp, offset, DEFAULT_DMA_HINT_REG);
  643. }
  644. /**
  645. * sba_unmap_single - unmap one IOVA and free resources
  646. * @dev: instance of PCI owned by the driver that's asking.
  647. * @iova: IOVA of driver buffer previously mapped.
  648. * @size: number of bytes mapped in driver buffer.
  649. * @direction: R/W or both.
  650. *
  651. * See Documentation/DMA-mapping.txt
  652. */
  653. static void
  654. sba_unmap_single(struct device *dev, dma_addr_t iova, size_t size,
  655. enum dma_data_direction direction)
  656. {
  657. struct ioc *ioc;
  658. #if DELAYED_RESOURCE_CNT > 0
  659. struct sba_dma_pair *d;
  660. #endif
  661. unsigned long flags;
  662. dma_addr_t offset;
  663. DBG_RUN("%s() iovp 0x%lx/%x\n", __FUNCTION__, (long) iova, size);
  664. ioc = GET_IOC(dev);
  665. offset = iova & ~IOVP_MASK;
  666. iova ^= offset; /* clear offset bits */
  667. size += offset;
  668. size = ALIGN(size, IOVP_SIZE);
  669. spin_lock_irqsave(&ioc->res_lock, flags);
  670. #ifdef SBA_COLLECT_STATS
  671. ioc->usingle_calls++;
  672. ioc->usingle_pages += size >> IOVP_SHIFT;
  673. #endif
  674. sba_mark_invalid(ioc, iova, size);
  675. #if DELAYED_RESOURCE_CNT > 0
  676. /* Delaying when we re-use a IO Pdir entry reduces the number
  677. * of MMIO reads needed to flush writes to the PCOM register.
  678. */
  679. d = &(ioc->saved[ioc->saved_cnt]);
  680. d->iova = iova;
  681. d->size = size;
  682. if (++(ioc->saved_cnt) >= DELAYED_RESOURCE_CNT) {
  683. int cnt = ioc->saved_cnt;
  684. while (cnt--) {
  685. sba_free_range(ioc, d->iova, d->size);
  686. d--;
  687. }
  688. ioc->saved_cnt = 0;
  689. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  690. }
  691. #else /* DELAYED_RESOURCE_CNT == 0 */
  692. sba_free_range(ioc, iova, size);
  693. /* If fdc's were issued, force fdc's to be visible now */
  694. if (ioc_needs_fdc)
  695. asm volatile("sync" : : );
  696. READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
  697. #endif /* DELAYED_RESOURCE_CNT == 0 */
  698. spin_unlock_irqrestore(&ioc->res_lock, flags);
  699. /* XXX REVISIT for 2.5 Linux - need syncdma for zero-copy support.
  700. ** For Astro based systems this isn't a big deal WRT performance.
  701. ** As long as 2.4 kernels copyin/copyout data from/to userspace,
  702. ** we don't need the syncdma. The issue here is I/O MMU cachelines
  703. ** are *not* coherent in all cases. May be hwrev dependent.
  704. ** Need to investigate more.
  705. asm volatile("syncdma");
  706. */
  707. }
  708. /**
  709. * sba_alloc_consistent - allocate/map shared mem for DMA
  710. * @hwdev: instance of PCI owned by the driver that's asking.
  711. * @size: number of bytes mapped in driver buffer.
  712. * @dma_handle: IOVA of new buffer.
  713. *
  714. * See Documentation/DMA-mapping.txt
  715. */
  716. static void *sba_alloc_consistent(struct device *hwdev, size_t size,
  717. dma_addr_t *dma_handle, gfp_t gfp)
  718. {
  719. void *ret;
  720. if (!hwdev) {
  721. /* only support PCI */
  722. *dma_handle = 0;
  723. return NULL;
  724. }
  725. ret = (void *) __get_free_pages(gfp, get_order(size));
  726. if (ret) {
  727. memset(ret, 0, size);
  728. *dma_handle = sba_map_single(hwdev, ret, size, 0);
  729. }
  730. return ret;
  731. }
  732. /**
  733. * sba_free_consistent - free/unmap shared mem for DMA
  734. * @hwdev: instance of PCI owned by the driver that's asking.
  735. * @size: number of bytes mapped in driver buffer.
  736. * @vaddr: virtual address IOVA of "consistent" buffer.
  737. * @dma_handler: IO virtual address of "consistent" buffer.
  738. *
  739. * See Documentation/DMA-mapping.txt
  740. */
  741. static void
  742. sba_free_consistent(struct device *hwdev, size_t size, void *vaddr,
  743. dma_addr_t dma_handle)
  744. {
  745. sba_unmap_single(hwdev, dma_handle, size, 0);
  746. free_pages((unsigned long) vaddr, get_order(size));
  747. }
  748. /*
  749. ** Since 0 is a valid pdir_base index value, can't use that
  750. ** to determine if a value is valid or not. Use a flag to indicate
  751. ** the SG list entry contains a valid pdir index.
  752. */
  753. #define PIDE_FLAG 0x80000000UL
  754. #ifdef SBA_COLLECT_STATS
  755. #define IOMMU_MAP_STATS
  756. #endif
  757. #include "iommu-helpers.h"
  758. #ifdef DEBUG_LARGE_SG_ENTRIES
  759. int dump_run_sg = 0;
  760. #endif
  761. /**
  762. * sba_map_sg - map Scatter/Gather list
  763. * @dev: instance of PCI owned by the driver that's asking.
  764. * @sglist: array of buffer/length pairs
  765. * @nents: number of entries in list
  766. * @direction: R/W or both.
  767. *
  768. * See Documentation/DMA-mapping.txt
  769. */
  770. static int
  771. sba_map_sg(struct device *dev, struct scatterlist *sglist, int nents,
  772. enum dma_data_direction direction)
  773. {
  774. struct ioc *ioc;
  775. int coalesced, filled = 0;
  776. unsigned long flags;
  777. DBG_RUN_SG("%s() START %d entries\n", __FUNCTION__, nents);
  778. ioc = GET_IOC(dev);
  779. /* Fast path single entry scatterlists. */
  780. if (nents == 1) {
  781. sg_dma_address(sglist) = sba_map_single(dev,
  782. (void *)sg_virt_addr(sglist),
  783. sglist->length, direction);
  784. sg_dma_len(sglist) = sglist->length;
  785. return 1;
  786. }
  787. spin_lock_irqsave(&ioc->res_lock, flags);
  788. #ifdef ASSERT_PDIR_SANITY
  789. if (sba_check_pdir(ioc,"Check before sba_map_sg()"))
  790. {
  791. sba_dump_sg(ioc, sglist, nents);
  792. panic("Check before sba_map_sg()");
  793. }
  794. #endif
  795. #ifdef SBA_COLLECT_STATS
  796. ioc->msg_calls++;
  797. #endif
  798. /*
  799. ** First coalesce the chunks and allocate I/O pdir space
  800. **
  801. ** If this is one DMA stream, we can properly map using the
  802. ** correct virtual address associated with each DMA page.
  803. ** w/o this association, we wouldn't have coherent DMA!
  804. ** Access to the virtual address is what forces a two pass algorithm.
  805. */
  806. coalesced = iommu_coalesce_chunks(ioc, sglist, nents, sba_alloc_range);
  807. /*
  808. ** Program the I/O Pdir
  809. **
  810. ** map the virtual addresses to the I/O Pdir
  811. ** o dma_address will contain the pdir index
  812. ** o dma_len will contain the number of bytes to map
  813. ** o address contains the virtual address.
  814. */
  815. filled = iommu_fill_pdir(ioc, sglist, nents, 0, sba_io_pdir_entry);
  816. /* force FDC ops in io_pdir_entry() to be visible to IOMMU */
  817. if (ioc_needs_fdc)
  818. asm volatile("sync" : : );
  819. #ifdef ASSERT_PDIR_SANITY
  820. if (sba_check_pdir(ioc,"Check after sba_map_sg()"))
  821. {
  822. sba_dump_sg(ioc, sglist, nents);
  823. panic("Check after sba_map_sg()\n");
  824. }
  825. #endif
  826. spin_unlock_irqrestore(&ioc->res_lock, flags);
  827. DBG_RUN_SG("%s() DONE %d mappings\n", __FUNCTION__, filled);
  828. return filled;
  829. }
  830. /**
  831. * sba_unmap_sg - unmap Scatter/Gather list
  832. * @dev: instance of PCI owned by the driver that's asking.
  833. * @sglist: array of buffer/length pairs
  834. * @nents: number of entries in list
  835. * @direction: R/W or both.
  836. *
  837. * See Documentation/DMA-mapping.txt
  838. */
  839. static void
  840. sba_unmap_sg(struct device *dev, struct scatterlist *sglist, int nents,
  841. enum dma_data_direction direction)
  842. {
  843. struct ioc *ioc;
  844. #ifdef ASSERT_PDIR_SANITY
  845. unsigned long flags;
  846. #endif
  847. DBG_RUN_SG("%s() START %d entries, %p,%x\n",
  848. __FUNCTION__, nents, sg_virt_addr(sglist), sglist->length);
  849. ioc = GET_IOC(dev);
  850. #ifdef SBA_COLLECT_STATS
  851. ioc->usg_calls++;
  852. #endif
  853. #ifdef ASSERT_PDIR_SANITY
  854. spin_lock_irqsave(&ioc->res_lock, flags);
  855. sba_check_pdir(ioc,"Check before sba_unmap_sg()");
  856. spin_unlock_irqrestore(&ioc->res_lock, flags);
  857. #endif
  858. while (sg_dma_len(sglist) && nents--) {
  859. sba_unmap_single(dev, sg_dma_address(sglist), sg_dma_len(sglist), direction);
  860. #ifdef SBA_COLLECT_STATS
  861. ioc->usg_pages += ((sg_dma_address(sglist) & ~IOVP_MASK) + sg_dma_len(sglist) + IOVP_SIZE - 1) >> PAGE_SHIFT;
  862. ioc->usingle_calls--; /* kluge since call is unmap_sg() */
  863. #endif
  864. ++sglist;
  865. }
  866. DBG_RUN_SG("%s() DONE (nents %d)\n", __FUNCTION__, nents);
  867. #ifdef ASSERT_PDIR_SANITY
  868. spin_lock_irqsave(&ioc->res_lock, flags);
  869. sba_check_pdir(ioc,"Check after sba_unmap_sg()");
  870. spin_unlock_irqrestore(&ioc->res_lock, flags);
  871. #endif
  872. }
  873. static struct hppa_dma_ops sba_ops = {
  874. .dma_supported = sba_dma_supported,
  875. .alloc_consistent = sba_alloc_consistent,
  876. .alloc_noncoherent = sba_alloc_consistent,
  877. .free_consistent = sba_free_consistent,
  878. .map_single = sba_map_single,
  879. .unmap_single = sba_unmap_single,
  880. .map_sg = sba_map_sg,
  881. .unmap_sg = sba_unmap_sg,
  882. .dma_sync_single_for_cpu = NULL,
  883. .dma_sync_single_for_device = NULL,
  884. .dma_sync_sg_for_cpu = NULL,
  885. .dma_sync_sg_for_device = NULL,
  886. };
  887. /**************************************************************************
  888. **
  889. ** SBA PAT PDC support
  890. **
  891. ** o call pdc_pat_cell_module()
  892. ** o store ranges in PCI "resource" structures
  893. **
  894. **************************************************************************/
  895. static void
  896. sba_get_pat_resources(struct sba_device *sba_dev)
  897. {
  898. #if 0
  899. /*
  900. ** TODO/REVISIT/FIXME: support for directed ranges requires calls to
  901. ** PAT PDC to program the SBA/LBA directed range registers...this
  902. ** burden may fall on the LBA code since it directly supports the
  903. ** PCI subsystem. It's not clear yet. - ggg
  904. */
  905. PAT_MOD(mod)->mod_info.mod_pages = PAT_GET_MOD_PAGES(temp);
  906. FIXME : ???
  907. PAT_MOD(mod)->mod_info.dvi = PAT_GET_DVI(temp);
  908. Tells where the dvi bits are located in the address.
  909. PAT_MOD(mod)->mod_info.ioc = PAT_GET_IOC(temp);
  910. FIXME : ???
  911. #endif
  912. }
  913. /**************************************************************
  914. *
  915. * Initialization and claim
  916. *
  917. ***************************************************************/
  918. #define PIRANHA_ADDR_MASK 0x00160000UL /* bit 17,18,20 */
  919. #define PIRANHA_ADDR_VAL 0x00060000UL /* bit 17,18 on */
  920. static void *
  921. sba_alloc_pdir(unsigned int pdir_size)
  922. {
  923. unsigned long pdir_base;
  924. unsigned long pdir_order = get_order(pdir_size);
  925. pdir_base = __get_free_pages(GFP_KERNEL, pdir_order);
  926. if (NULL == (void *) pdir_base) {
  927. panic("%s() could not allocate I/O Page Table\n",
  928. __FUNCTION__);
  929. }
  930. /* If this is not PA8700 (PCX-W2)
  931. ** OR newer than ver 2.2
  932. ** OR in a system that doesn't need VINDEX bits from SBA,
  933. **
  934. ** then we aren't exposed to the HW bug.
  935. */
  936. if ( ((boot_cpu_data.pdc.cpuid >> 5) & 0x7f) != 0x13
  937. || (boot_cpu_data.pdc.versions > 0x202)
  938. || (boot_cpu_data.pdc.capabilities & 0x08L) )
  939. return (void *) pdir_base;
  940. /*
  941. * PA8700 (PCX-W2, aka piranha) silent data corruption fix
  942. *
  943. * An interaction between PA8700 CPU (Ver 2.2 or older) and
  944. * Ike/Astro can cause silent data corruption. This is only
  945. * a problem if the I/O PDIR is located in memory such that
  946. * (little-endian) bits 17 and 18 are on and bit 20 is off.
  947. *
  948. * Since the max IO Pdir size is 2MB, by cleverly allocating the
  949. * right physical address, we can either avoid (IOPDIR <= 1MB)
  950. * or minimize (2MB IO Pdir) the problem if we restrict the
  951. * IO Pdir to a maximum size of 2MB-128K (1902K).
  952. *
  953. * Because we always allocate 2^N sized IO pdirs, either of the
  954. * "bad" regions will be the last 128K if at all. That's easy
  955. * to test for.
  956. *
  957. */
  958. if (pdir_order <= (19-12)) {
  959. if (((virt_to_phys(pdir_base)+pdir_size-1) & PIRANHA_ADDR_MASK) == PIRANHA_ADDR_VAL) {
  960. /* allocate a new one on 512k alignment */
  961. unsigned long new_pdir = __get_free_pages(GFP_KERNEL, (19-12));
  962. /* release original */
  963. free_pages(pdir_base, pdir_order);
  964. pdir_base = new_pdir;
  965. /* release excess */
  966. while (pdir_order < (19-12)) {
  967. new_pdir += pdir_size;
  968. free_pages(new_pdir, pdir_order);
  969. pdir_order +=1;
  970. pdir_size <<=1;
  971. }
  972. }
  973. } else {
  974. /*
  975. ** 1MB or 2MB Pdir
  976. ** Needs to be aligned on an "odd" 1MB boundary.
  977. */
  978. unsigned long new_pdir = __get_free_pages(GFP_KERNEL, pdir_order+1); /* 2 or 4MB */
  979. /* release original */
  980. free_pages( pdir_base, pdir_order);
  981. /* release first 1MB */
  982. free_pages(new_pdir, 20-12);
  983. pdir_base = new_pdir + 1024*1024;
  984. if (pdir_order > (20-12)) {
  985. /*
  986. ** 2MB Pdir.
  987. **
  988. ** Flag tells init_bitmap() to mark bad 128k as used
  989. ** and to reduce the size by 128k.
  990. */
  991. piranha_bad_128k = 1;
  992. new_pdir += 3*1024*1024;
  993. /* release last 1MB */
  994. free_pages(new_pdir, 20-12);
  995. /* release unusable 128KB */
  996. free_pages(new_pdir - 128*1024 , 17-12);
  997. pdir_size -= 128*1024;
  998. }
  999. }
  1000. memset((void *) pdir_base, 0, pdir_size);
  1001. return (void *) pdir_base;
  1002. }
  1003. static struct device *next_device(struct klist_iter *i)
  1004. {
  1005. struct klist_node * n = klist_next(i);
  1006. return n ? container_of(n, struct device, knode_parent) : NULL;
  1007. }
  1008. /* setup Mercury or Elroy IBASE/IMASK registers. */
  1009. static void
  1010. setup_ibase_imask(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
  1011. {
  1012. /* lba_set_iregs() is in drivers/parisc/lba_pci.c */
  1013. extern void lba_set_iregs(struct parisc_device *, u32, u32);
  1014. struct device *dev;
  1015. struct klist_iter i;
  1016. klist_iter_init(&sba->dev.klist_children, &i);
  1017. while ((dev = next_device(&i))) {
  1018. struct parisc_device *lba = to_parisc_device(dev);
  1019. int rope_num = (lba->hpa.start >> 13) & 0xf;
  1020. if (rope_num >> 3 == ioc_num)
  1021. lba_set_iregs(lba, ioc->ibase, ioc->imask);
  1022. }
  1023. klist_iter_exit(&i);
  1024. }
  1025. static void
  1026. sba_ioc_init_pluto(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
  1027. {
  1028. u32 iova_space_mask;
  1029. u32 iova_space_size;
  1030. int iov_order, tcnfg;
  1031. #ifdef SBA_AGP_SUPPORT
  1032. int agp_found = 0;
  1033. #endif
  1034. /*
  1035. ** Firmware programs the base and size of a "safe IOVA space"
  1036. ** (one that doesn't overlap memory or LMMIO space) in the
  1037. ** IBASE and IMASK registers.
  1038. */
  1039. ioc->ibase = READ_REG(ioc->ioc_hpa + IOC_IBASE);
  1040. iova_space_size = ~(READ_REG(ioc->ioc_hpa + IOC_IMASK) & 0xFFFFFFFFUL) + 1;
  1041. if ((ioc->ibase < 0xfed00000UL) && ((ioc->ibase + iova_space_size) > 0xfee00000UL)) {
  1042. printk("WARNING: IOV space overlaps local config and interrupt message, truncating\n");
  1043. iova_space_size /= 2;
  1044. }
  1045. /*
  1046. ** iov_order is always based on a 1GB IOVA space since we want to
  1047. ** turn on the other half for AGP GART.
  1048. */
  1049. iov_order = get_order(iova_space_size >> (IOVP_SHIFT - PAGE_SHIFT));
  1050. ioc->pdir_size = (iova_space_size / IOVP_SIZE) * sizeof(u64);
  1051. DBG_INIT("%s() hpa 0x%p IOV %dMB (%d bits)\n",
  1052. __FUNCTION__, ioc->ioc_hpa, iova_space_size >> 20,
  1053. iov_order + PAGE_SHIFT);
  1054. ioc->pdir_base = (void *) __get_free_pages(GFP_KERNEL,
  1055. get_order(ioc->pdir_size));
  1056. if (!ioc->pdir_base)
  1057. panic("Couldn't allocate I/O Page Table\n");
  1058. memset(ioc->pdir_base, 0, ioc->pdir_size);
  1059. DBG_INIT("%s() pdir %p size %x\n",
  1060. __FUNCTION__, ioc->pdir_base, ioc->pdir_size);
  1061. #ifdef SBA_HINT_SUPPORT
  1062. ioc->hint_shift_pdir = iov_order + PAGE_SHIFT;
  1063. ioc->hint_mask_pdir = ~(0x3 << (iov_order + PAGE_SHIFT));
  1064. DBG_INIT(" hint_shift_pdir %x hint_mask_pdir %lx\n",
  1065. ioc->hint_shift_pdir, ioc->hint_mask_pdir);
  1066. #endif
  1067. WARN_ON((((unsigned long) ioc->pdir_base) & PAGE_MASK) != (unsigned long) ioc->pdir_base);
  1068. WRITE_REG(virt_to_phys(ioc->pdir_base), ioc->ioc_hpa + IOC_PDIR_BASE);
  1069. /* build IMASK for IOC and Elroy */
  1070. iova_space_mask = 0xffffffff;
  1071. iova_space_mask <<= (iov_order + PAGE_SHIFT);
  1072. ioc->imask = iova_space_mask;
  1073. #ifdef ZX1_SUPPORT
  1074. ioc->iovp_mask = ~(iova_space_mask + PAGE_SIZE - 1);
  1075. #endif
  1076. sba_dump_tlb(ioc->ioc_hpa);
  1077. setup_ibase_imask(sba, ioc, ioc_num);
  1078. WRITE_REG(ioc->imask, ioc->ioc_hpa + IOC_IMASK);
  1079. #ifdef CONFIG_64BIT
  1080. /*
  1081. ** Setting the upper bits makes checking for bypass addresses
  1082. ** a little faster later on.
  1083. */
  1084. ioc->imask |= 0xFFFFFFFF00000000UL;
  1085. #endif
  1086. /* Set I/O PDIR Page size to system page size */
  1087. switch (PAGE_SHIFT) {
  1088. case 12: tcnfg = 0; break; /* 4K */
  1089. case 13: tcnfg = 1; break; /* 8K */
  1090. case 14: tcnfg = 2; break; /* 16K */
  1091. case 16: tcnfg = 3; break; /* 64K */
  1092. default:
  1093. panic(__FILE__ "Unsupported system page size %d",
  1094. 1 << PAGE_SHIFT);
  1095. break;
  1096. }
  1097. WRITE_REG(tcnfg, ioc->ioc_hpa + IOC_TCNFG);
  1098. /*
  1099. ** Program the IOC's ibase and enable IOVA translation
  1100. ** Bit zero == enable bit.
  1101. */
  1102. WRITE_REG(ioc->ibase | 1, ioc->ioc_hpa + IOC_IBASE);
  1103. /*
  1104. ** Clear I/O TLB of any possible entries.
  1105. ** (Yes. This is a bit paranoid...but so what)
  1106. */
  1107. WRITE_REG(ioc->ibase | 31, ioc->ioc_hpa + IOC_PCOM);
  1108. #ifdef SBA_AGP_SUPPORT
  1109. {
  1110. struct klist_iter i;
  1111. struct device *dev = NULL;
  1112. /*
  1113. ** If an AGP device is present, only use half of the IOV space
  1114. ** for PCI DMA. Unfortunately we can't know ahead of time
  1115. ** whether GART support will actually be used, for now we
  1116. ** can just key on any AGP device found in the system.
  1117. ** We program the next pdir index after we stop w/ a key for
  1118. ** the GART code to handshake on.
  1119. */
  1120. klist_iter_init(&sba->dev.klist_children, &i);
  1121. while ((dev = next_device(&i))) {
  1122. struct parisc_device *lba = to_parisc_device(dev);
  1123. if (IS_QUICKSILVER(lba))
  1124. agp_found = 1;
  1125. }
  1126. klist_iter_exit(&i);
  1127. if (agp_found && sba_reserve_agpgart) {
  1128. printk(KERN_INFO "%s: reserving %dMb of IOVA space for agpgart\n",
  1129. __FUNCTION__, (iova_space_size/2) >> 20);
  1130. ioc->pdir_size /= 2;
  1131. ioc->pdir_base[PDIR_INDEX(iova_space_size/2)] = SBA_AGPGART_COOKIE;
  1132. }
  1133. }
  1134. #endif /*SBA_AGP_SUPPORT*/
  1135. }
  1136. static void
  1137. sba_ioc_init(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
  1138. {
  1139. u32 iova_space_size, iova_space_mask;
  1140. unsigned int pdir_size, iov_order;
  1141. /*
  1142. ** Determine IOVA Space size from memory size.
  1143. **
  1144. ** Ideally, PCI drivers would register the maximum number
  1145. ** of DMA they can have outstanding for each device they
  1146. ** own. Next best thing would be to guess how much DMA
  1147. ** can be outstanding based on PCI Class/sub-class. Both
  1148. ** methods still require some "extra" to support PCI
  1149. ** Hot-Plug/Removal of PCI cards. (aka PCI OLARD).
  1150. **
  1151. ** While we have 32-bits "IOVA" space, top two 2 bits are used
  1152. ** for DMA hints - ergo only 30 bits max.
  1153. */
  1154. iova_space_size = (u32) (num_physpages/global_ioc_cnt);
  1155. /* limit IOVA space size to 1MB-1GB */
  1156. if (iova_space_size < (1 << (20 - PAGE_SHIFT))) {
  1157. iova_space_size = 1 << (20 - PAGE_SHIFT);
  1158. }
  1159. else if (iova_space_size > (1 << (30 - PAGE_SHIFT))) {
  1160. iova_space_size = 1 << (30 - PAGE_SHIFT);
  1161. }
  1162. /*
  1163. ** iova space must be log2() in size.
  1164. ** thus, pdir/res_map will also be log2().
  1165. ** PIRANHA BUG: Exception is when IO Pdir is 2MB (gets reduced)
  1166. */
  1167. iov_order = get_order(iova_space_size << PAGE_SHIFT);
  1168. /* iova_space_size is now bytes, not pages */
  1169. iova_space_size = 1 << (iov_order + PAGE_SHIFT);
  1170. ioc->pdir_size = pdir_size = (iova_space_size/IOVP_SIZE) * sizeof(u64);
  1171. DBG_INIT("%s() hpa 0x%lx mem %ldMB IOV %dMB (%d bits)\n",
  1172. __FUNCTION__,
  1173. ioc->ioc_hpa,
  1174. (unsigned long) num_physpages >> (20 - PAGE_SHIFT),
  1175. iova_space_size>>20,
  1176. iov_order + PAGE_SHIFT);
  1177. ioc->pdir_base = sba_alloc_pdir(pdir_size);
  1178. DBG_INIT("%s() pdir %p size %x\n",
  1179. __FUNCTION__, ioc->pdir_base, pdir_size);
  1180. #ifdef SBA_HINT_SUPPORT
  1181. /* FIXME : DMA HINTs not used */
  1182. ioc->hint_shift_pdir = iov_order + PAGE_SHIFT;
  1183. ioc->hint_mask_pdir = ~(0x3 << (iov_order + PAGE_SHIFT));
  1184. DBG_INIT(" hint_shift_pdir %x hint_mask_pdir %lx\n",
  1185. ioc->hint_shift_pdir, ioc->hint_mask_pdir);
  1186. #endif
  1187. WRITE_REG64(virt_to_phys(ioc->pdir_base), ioc->ioc_hpa + IOC_PDIR_BASE);
  1188. /* build IMASK for IOC and Elroy */
  1189. iova_space_mask = 0xffffffff;
  1190. iova_space_mask <<= (iov_order + PAGE_SHIFT);
  1191. /*
  1192. ** On C3000 w/512MB mem, HP-UX 10.20 reports:
  1193. ** ibase=0, imask=0xFE000000, size=0x2000000.
  1194. */
  1195. ioc->ibase = 0;
  1196. ioc->imask = iova_space_mask; /* save it */
  1197. #ifdef ZX1_SUPPORT
  1198. ioc->iovp_mask = ~(iova_space_mask + PAGE_SIZE - 1);
  1199. #endif
  1200. DBG_INIT("%s() IOV base 0x%lx mask 0x%0lx\n",
  1201. __FUNCTION__, ioc->ibase, ioc->imask);
  1202. /*
  1203. ** FIXME: Hint registers are programmed with default hint
  1204. ** values during boot, so hints should be sane even if we
  1205. ** can't reprogram them the way drivers want.
  1206. */
  1207. setup_ibase_imask(sba, ioc, ioc_num);
  1208. /*
  1209. ** Program the IOC's ibase and enable IOVA translation
  1210. */
  1211. WRITE_REG(ioc->ibase | 1, ioc->ioc_hpa+IOC_IBASE);
  1212. WRITE_REG(ioc->imask, ioc->ioc_hpa+IOC_IMASK);
  1213. /* Set I/O PDIR Page size to 4K */
  1214. WRITE_REG(0, ioc->ioc_hpa+IOC_TCNFG);
  1215. /*
  1216. ** Clear I/O TLB of any possible entries.
  1217. ** (Yes. This is a bit paranoid...but so what)
  1218. */
  1219. WRITE_REG(0 | 31, ioc->ioc_hpa+IOC_PCOM);
  1220. ioc->ibase = 0; /* used by SBA_IOVA and related macros */
  1221. DBG_INIT("%s() DONE\n", __FUNCTION__);
  1222. }
  1223. /**************************************************************************
  1224. **
  1225. ** SBA initialization code (HW and SW)
  1226. **
  1227. ** o identify SBA chip itself
  1228. ** o initialize SBA chip modes (HardFail)
  1229. ** o initialize SBA chip modes (HardFail)
  1230. ** o FIXME: initialize DMA hints for reasonable defaults
  1231. **
  1232. **************************************************************************/
  1233. static void __iomem *ioc_remap(struct sba_device *sba_dev, unsigned int offset)
  1234. {
  1235. return ioremap_nocache(sba_dev->dev->hpa.start + offset, SBA_FUNC_SIZE);
  1236. }
  1237. static void sba_hw_init(struct sba_device *sba_dev)
  1238. {
  1239. int i;
  1240. int num_ioc;
  1241. u64 ioc_ctl;
  1242. if (!is_pdc_pat()) {
  1243. /* Shutdown the USB controller on Astro-based workstations.
  1244. ** Once we reprogram the IOMMU, the next DMA performed by
  1245. ** USB will HPMC the box. USB is only enabled if a
  1246. ** keyboard is present and found.
  1247. **
  1248. ** With serial console, j6k v5.0 firmware says:
  1249. ** mem_kbd hpa 0xfee003f8 sba 0x0 pad 0x0 cl_class 0x7
  1250. **
  1251. ** FIXME: Using GFX+USB console at power up but direct
  1252. ** linux to serial console is still broken.
  1253. ** USB could generate DMA so we must reset USB.
  1254. ** The proper sequence would be:
  1255. ** o block console output
  1256. ** o reset USB device
  1257. ** o reprogram serial port
  1258. ** o unblock console output
  1259. */
  1260. if (PAGE0->mem_kbd.cl_class == CL_KEYBD) {
  1261. pdc_io_reset_devices();
  1262. }
  1263. }
  1264. #if 0
  1265. printk("sba_hw_init(): mem_boot 0x%x 0x%x 0x%x 0x%x\n", PAGE0->mem_boot.hpa,
  1266. PAGE0->mem_boot.spa, PAGE0->mem_boot.pad, PAGE0->mem_boot.cl_class);
  1267. /*
  1268. ** Need to deal with DMA from LAN.
  1269. ** Maybe use page zero boot device as a handle to talk
  1270. ** to PDC about which device to shutdown.
  1271. **
  1272. ** Netbooting, j6k v5.0 firmware says:
  1273. ** mem_boot hpa 0xf4008000 sba 0x0 pad 0x0 cl_class 0x1002
  1274. ** ARGH! invalid class.
  1275. */
  1276. if ((PAGE0->mem_boot.cl_class != CL_RANDOM)
  1277. && (PAGE0->mem_boot.cl_class != CL_SEQU)) {
  1278. pdc_io_reset();
  1279. }
  1280. #endif
  1281. if (!IS_PLUTO(sba_dev->dev)) {
  1282. ioc_ctl = READ_REG(sba_dev->sba_hpa+IOC_CTRL);
  1283. DBG_INIT("%s() hpa 0x%lx ioc_ctl 0x%Lx ->",
  1284. __FUNCTION__, sba_dev->sba_hpa, ioc_ctl);
  1285. ioc_ctl &= ~(IOC_CTRL_RM | IOC_CTRL_NC | IOC_CTRL_CE);
  1286. ioc_ctl |= IOC_CTRL_DD | IOC_CTRL_D4 | IOC_CTRL_TC;
  1287. /* j6700 v1.6 firmware sets 0x294f */
  1288. /* A500 firmware sets 0x4d */
  1289. WRITE_REG(ioc_ctl, sba_dev->sba_hpa+IOC_CTRL);
  1290. #ifdef DEBUG_SBA_INIT
  1291. ioc_ctl = READ_REG64(sba_dev->sba_hpa+IOC_CTRL);
  1292. DBG_INIT(" 0x%Lx\n", ioc_ctl);
  1293. #endif
  1294. } /* if !PLUTO */
  1295. if (IS_ASTRO(sba_dev->dev)) {
  1296. int err;
  1297. sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, ASTRO_IOC_OFFSET);
  1298. num_ioc = 1;
  1299. sba_dev->chip_resv.name = "Astro Intr Ack";
  1300. sba_dev->chip_resv.start = PCI_F_EXTEND | 0xfef00000UL;
  1301. sba_dev->chip_resv.end = PCI_F_EXTEND | (0xff000000UL - 1) ;
  1302. err = request_resource(&iomem_resource, &(sba_dev->chip_resv));
  1303. BUG_ON(err < 0);
  1304. } else if (IS_PLUTO(sba_dev->dev)) {
  1305. int err;
  1306. sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, PLUTO_IOC_OFFSET);
  1307. num_ioc = 1;
  1308. sba_dev->chip_resv.name = "Pluto Intr/PIOP/VGA";
  1309. sba_dev->chip_resv.start = PCI_F_EXTEND | 0xfee00000UL;
  1310. sba_dev->chip_resv.end = PCI_F_EXTEND | (0xff200000UL - 1);
  1311. err = request_resource(&iomem_resource, &(sba_dev->chip_resv));
  1312. WARN_ON(err < 0);
  1313. sba_dev->iommu_resv.name = "IOVA Space";
  1314. sba_dev->iommu_resv.start = 0x40000000UL;
  1315. sba_dev->iommu_resv.end = 0x50000000UL - 1;
  1316. err = request_resource(&iomem_resource, &(sba_dev->iommu_resv));
  1317. WARN_ON(err < 0);
  1318. } else {
  1319. /* IKE, REO */
  1320. sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, IKE_IOC_OFFSET(0));
  1321. sba_dev->ioc[1].ioc_hpa = ioc_remap(sba_dev, IKE_IOC_OFFSET(1));
  1322. num_ioc = 2;
  1323. /* TODO - LOOKUP Ike/Stretch chipset mem map */
  1324. }
  1325. /* XXX: What about Reo Grande? */
  1326. sba_dev->num_ioc = num_ioc;
  1327. for (i = 0; i < num_ioc; i++) {
  1328. void __iomem *ioc_hpa = sba_dev->ioc[i].ioc_hpa;
  1329. unsigned int j;
  1330. for (j=0; j < sizeof(u64) * ROPES_PER_IOC; j+=sizeof(u64)) {
  1331. /*
  1332. * Clear ROPE(N)_CONFIG AO bit.
  1333. * Disables "NT Ordering" (~= !"Relaxed Ordering")
  1334. * Overrides bit 1 in DMA Hint Sets.
  1335. * Improves netperf UDP_STREAM by ~10% for bcm5701.
  1336. */
  1337. if (IS_PLUTO(sba_dev->dev)) {
  1338. void __iomem *rope_cfg;
  1339. unsigned long cfg_val;
  1340. rope_cfg = ioc_hpa + IOC_ROPE0_CFG + j;
  1341. cfg_val = READ_REG(rope_cfg);
  1342. cfg_val &= ~IOC_ROPE_AO;
  1343. WRITE_REG(cfg_val, rope_cfg);
  1344. }
  1345. /*
  1346. ** Make sure the box crashes on rope errors.
  1347. */
  1348. WRITE_REG(HF_ENABLE, ioc_hpa + ROPE0_CTL + j);
  1349. }
  1350. /* flush out the last writes */
  1351. READ_REG(sba_dev->ioc[i].ioc_hpa + ROPE7_CTL);
  1352. DBG_INIT(" ioc[%d] ROPE_CFG 0x%Lx ROPE_DBG 0x%Lx\n",
  1353. i,
  1354. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x40),
  1355. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x50)
  1356. );
  1357. DBG_INIT(" STATUS_CONTROL 0x%Lx FLUSH_CTRL 0x%Lx\n",
  1358. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x108),
  1359. READ_REG(sba_dev->ioc[i].ioc_hpa + 0x400)
  1360. );
  1361. if (IS_PLUTO(sba_dev->dev)) {
  1362. sba_ioc_init_pluto(sba_dev->dev, &(sba_dev->ioc[i]), i);
  1363. } else {
  1364. sba_ioc_init(sba_dev->dev, &(sba_dev->ioc[i]), i);
  1365. }
  1366. }
  1367. }
  1368. static void
  1369. sba_common_init(struct sba_device *sba_dev)
  1370. {
  1371. int i;
  1372. /* add this one to the head of the list (order doesn't matter)
  1373. ** This will be useful for debugging - especially if we get coredumps
  1374. */
  1375. sba_dev->next = sba_list;
  1376. sba_list = sba_dev;
  1377. for(i=0; i< sba_dev->num_ioc; i++) {
  1378. int res_size;
  1379. #ifdef DEBUG_DMB_TRAP
  1380. extern void iterate_pages(unsigned long , unsigned long ,
  1381. void (*)(pte_t * , unsigned long),
  1382. unsigned long );
  1383. void set_data_memory_break(pte_t * , unsigned long);
  1384. #endif
  1385. /* resource map size dictated by pdir_size */
  1386. res_size = sba_dev->ioc[i].pdir_size/sizeof(u64); /* entries */
  1387. /* Second part of PIRANHA BUG */
  1388. if (piranha_bad_128k) {
  1389. res_size -= (128*1024)/sizeof(u64);
  1390. }
  1391. res_size >>= 3; /* convert bit count to byte count */
  1392. DBG_INIT("%s() res_size 0x%x\n",
  1393. __FUNCTION__, res_size);
  1394. sba_dev->ioc[i].res_size = res_size;
  1395. sba_dev->ioc[i].res_map = (char *) __get_free_pages(GFP_KERNEL, get_order(res_size));
  1396. #ifdef DEBUG_DMB_TRAP
  1397. iterate_pages( sba_dev->ioc[i].res_map, res_size,
  1398. set_data_memory_break, 0);
  1399. #endif
  1400. if (NULL == sba_dev->ioc[i].res_map)
  1401. {
  1402. panic("%s:%s() could not allocate resource map\n",
  1403. __FILE__, __FUNCTION__ );
  1404. }
  1405. memset(sba_dev->ioc[i].res_map, 0, res_size);
  1406. /* next available IOVP - circular search */
  1407. sba_dev->ioc[i].res_hint = (unsigned long *)
  1408. &(sba_dev->ioc[i].res_map[L1_CACHE_BYTES]);
  1409. #ifdef ASSERT_PDIR_SANITY
  1410. /* Mark first bit busy - ie no IOVA 0 */
  1411. sba_dev->ioc[i].res_map[0] = 0x80;
  1412. sba_dev->ioc[i].pdir_base[0] = 0xeeffc0addbba0080ULL;
  1413. #endif
  1414. /* Third (and last) part of PIRANHA BUG */
  1415. if (piranha_bad_128k) {
  1416. /* region from +1408K to +1536 is un-usable. */
  1417. int idx_start = (1408*1024/sizeof(u64)) >> 3;
  1418. int idx_end = (1536*1024/sizeof(u64)) >> 3;
  1419. long *p_start = (long *) &(sba_dev->ioc[i].res_map[idx_start]);
  1420. long *p_end = (long *) &(sba_dev->ioc[i].res_map[idx_end]);
  1421. /* mark that part of the io pdir busy */
  1422. while (p_start < p_end)
  1423. *p_start++ = -1;
  1424. }
  1425. #ifdef DEBUG_DMB_TRAP
  1426. iterate_pages( sba_dev->ioc[i].res_map, res_size,
  1427. set_data_memory_break, 0);
  1428. iterate_pages( sba_dev->ioc[i].pdir_base, sba_dev->ioc[i].pdir_size,
  1429. set_data_memory_break, 0);
  1430. #endif
  1431. DBG_INIT("%s() %d res_map %x %p\n",
  1432. __FUNCTION__, i, res_size, sba_dev->ioc[i].res_map);
  1433. }
  1434. spin_lock_init(&sba_dev->sba_lock);
  1435. ioc_needs_fdc = boot_cpu_data.pdc.capabilities & PDC_MODEL_IOPDIR_FDC;
  1436. #ifdef DEBUG_SBA_INIT
  1437. /*
  1438. * If the PDC_MODEL capabilities has Non-coherent IO-PDIR bit set
  1439. * (bit #61, big endian), we have to flush and sync every time
  1440. * IO-PDIR is changed in Ike/Astro.
  1441. */
  1442. if (ioc_needs_fdc) {
  1443. printk(KERN_INFO MODULE_NAME " FDC/SYNC required.\n");
  1444. } else {
  1445. printk(KERN_INFO MODULE_NAME " IOC has cache coherent PDIR.\n");
  1446. }
  1447. #endif
  1448. }
  1449. #ifdef CONFIG_PROC_FS
  1450. static int sba_proc_info(struct seq_file *m, void *p)
  1451. {
  1452. struct sba_device *sba_dev = sba_list;
  1453. struct ioc *ioc = &sba_dev->ioc[0]; /* FIXME: Multi-IOC support! */
  1454. int total_pages = (int) (ioc->res_size << 3); /* 8 bits per byte */
  1455. #ifdef SBA_COLLECT_STATS
  1456. unsigned long avg = 0, min, max;
  1457. #endif
  1458. int i, len = 0;
  1459. len += seq_printf(m, "%s rev %d.%d\n",
  1460. sba_dev->name,
  1461. (sba_dev->hw_rev & 0x7) + 1,
  1462. (sba_dev->hw_rev & 0x18) >> 3
  1463. );
  1464. len += seq_printf(m, "IO PDIR size : %d bytes (%d entries)\n",
  1465. (int) ((ioc->res_size << 3) * sizeof(u64)), /* 8 bits/byte */
  1466. total_pages);
  1467. len += seq_printf(m, "Resource bitmap : %d bytes (%d pages)\n",
  1468. ioc->res_size, ioc->res_size << 3); /* 8 bits per byte */
  1469. len += seq_printf(m, "LMMIO_BASE/MASK/ROUTE %08x %08x %08x\n",
  1470. READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_BASE),
  1471. READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_MASK),
  1472. READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_ROUTE)
  1473. );
  1474. for (i=0; i<4; i++)
  1475. len += seq_printf(m, "DIR%d_BASE/MASK/ROUTE %08x %08x %08x\n", i,
  1476. READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_BASE + i*0x18),
  1477. READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_MASK + i*0x18),
  1478. READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_ROUTE + i*0x18)
  1479. );
  1480. #ifdef SBA_COLLECT_STATS
  1481. len += seq_printf(m, "IO PDIR entries : %ld free %ld used (%d%%)\n",
  1482. total_pages - ioc->used_pages, ioc->used_pages,
  1483. (int) (ioc->used_pages * 100 / total_pages));
  1484. min = max = ioc->avg_search[0];
  1485. for (i = 0; i < SBA_SEARCH_SAMPLE; i++) {
  1486. avg += ioc->avg_search[i];
  1487. if (ioc->avg_search[i] > max) max = ioc->avg_search[i];
  1488. if (ioc->avg_search[i] < min) min = ioc->avg_search[i];
  1489. }
  1490. avg /= SBA_SEARCH_SAMPLE;
  1491. len += seq_printf(m, " Bitmap search : %ld/%ld/%ld (min/avg/max CPU Cycles)\n",
  1492. min, avg, max);
  1493. len += seq_printf(m, "pci_map_single(): %12ld calls %12ld pages (avg %d/1000)\n",
  1494. ioc->msingle_calls, ioc->msingle_pages,
  1495. (int) ((ioc->msingle_pages * 1000)/ioc->msingle_calls));
  1496. /* KLUGE - unmap_sg calls unmap_single for each mapped page */
  1497. min = ioc->usingle_calls;
  1498. max = ioc->usingle_pages - ioc->usg_pages;
  1499. len += seq_printf(m, "pci_unmap_single: %12ld calls %12ld pages (avg %d/1000)\n",
  1500. min, max, (int) ((max * 1000)/min));
  1501. len += seq_printf(m, "pci_map_sg() : %12ld calls %12ld pages (avg %d/1000)\n",
  1502. ioc->msg_calls, ioc->msg_pages,
  1503. (int) ((ioc->msg_pages * 1000)/ioc->msg_calls));
  1504. len += seq_printf(m, "pci_unmap_sg() : %12ld calls %12ld pages (avg %d/1000)\n",
  1505. ioc->usg_calls, ioc->usg_pages,
  1506. (int) ((ioc->usg_pages * 1000)/ioc->usg_calls));
  1507. #endif
  1508. return 0;
  1509. }
  1510. static int
  1511. sba_proc_open(struct inode *i, struct file *f)
  1512. {
  1513. return single_open(f, &sba_proc_info, NULL);
  1514. }
  1515. static const struct file_operations sba_proc_fops = {
  1516. .owner = THIS_MODULE,
  1517. .open = sba_proc_open,
  1518. .read = seq_read,
  1519. .llseek = seq_lseek,
  1520. .release = single_release,
  1521. };
  1522. static int
  1523. sba_proc_bitmap_info(struct seq_file *m, void *p)
  1524. {
  1525. struct sba_device *sba_dev = sba_list;
  1526. struct ioc *ioc = &sba_dev->ioc[0]; /* FIXME: Multi-IOC support! */
  1527. unsigned int *res_ptr = (unsigned int *)ioc->res_map;
  1528. int i, len = 0;
  1529. for (i = 0; i < (ioc->res_size/sizeof(unsigned int)); ++i, ++res_ptr) {
  1530. if ((i & 7) == 0)
  1531. len += seq_printf(m, "\n ");
  1532. len += seq_printf(m, " %08x", *res_ptr);
  1533. }
  1534. len += seq_printf(m, "\n");
  1535. return 0;
  1536. }
  1537. static int
  1538. sba_proc_bitmap_open(struct inode *i, struct file *f)
  1539. {
  1540. return single_open(f, &sba_proc_bitmap_info, NULL);
  1541. }
  1542. static const struct file_operations sba_proc_bitmap_fops = {
  1543. .owner = THIS_MODULE,
  1544. .open = sba_proc_bitmap_open,
  1545. .read = seq_read,
  1546. .llseek = seq_lseek,
  1547. .release = single_release,
  1548. };
  1549. #endif /* CONFIG_PROC_FS */
  1550. static struct parisc_device_id sba_tbl[] = {
  1551. { HPHW_IOA, HVERSION_REV_ANY_ID, ASTRO_RUNWAY_PORT, 0xb },
  1552. { HPHW_BCPORT, HVERSION_REV_ANY_ID, IKE_MERCED_PORT, 0xc },
  1553. { HPHW_BCPORT, HVERSION_REV_ANY_ID, REO_MERCED_PORT, 0xc },
  1554. { HPHW_BCPORT, HVERSION_REV_ANY_ID, REOG_MERCED_PORT, 0xc },
  1555. { HPHW_IOA, HVERSION_REV_ANY_ID, PLUTO_MCKINLEY_PORT, 0xc },
  1556. { 0, }
  1557. };
  1558. int sba_driver_callback(struct parisc_device *);
  1559. static struct parisc_driver sba_driver = {
  1560. .name = MODULE_NAME,
  1561. .id_table = sba_tbl,
  1562. .probe = sba_driver_callback,
  1563. };
  1564. /*
  1565. ** Determine if sba should claim this chip (return 0) or not (return 1).
  1566. ** If so, initialize the chip and tell other partners in crime they
  1567. ** have work to do.
  1568. */
  1569. int
  1570. sba_driver_callback(struct parisc_device *dev)
  1571. {
  1572. struct sba_device *sba_dev;
  1573. u32 func_class;
  1574. int i;
  1575. char *version;
  1576. void __iomem *sba_addr = ioremap_nocache(dev->hpa.start, SBA_FUNC_SIZE);
  1577. struct proc_dir_entry *info_entry, *bitmap_entry, *root;
  1578. sba_dump_ranges(sba_addr);
  1579. /* Read HW Rev First */
  1580. func_class = READ_REG(sba_addr + SBA_FCLASS);
  1581. if (IS_ASTRO(dev)) {
  1582. unsigned long fclass;
  1583. static char astro_rev[]="Astro ?.?";
  1584. /* Astro is broken...Read HW Rev First */
  1585. fclass = READ_REG(sba_addr);
  1586. astro_rev[6] = '1' + (char) (fclass & 0x7);
  1587. astro_rev[8] = '0' + (char) ((fclass & 0x18) >> 3);
  1588. version = astro_rev;
  1589. } else if (IS_IKE(dev)) {
  1590. static char ike_rev[] = "Ike rev ?";
  1591. ike_rev[8] = '0' + (char) (func_class & 0xff);
  1592. version = ike_rev;
  1593. } else if (IS_PLUTO(dev)) {
  1594. static char pluto_rev[]="Pluto ?.?";
  1595. pluto_rev[6] = '0' + (char) ((func_class & 0xf0) >> 4);
  1596. pluto_rev[8] = '0' + (char) (func_class & 0x0f);
  1597. version = pluto_rev;
  1598. } else {
  1599. static char reo_rev[] = "REO rev ?";
  1600. reo_rev[8] = '0' + (char) (func_class & 0xff);
  1601. version = reo_rev;
  1602. }
  1603. if (!global_ioc_cnt) {
  1604. global_ioc_cnt = count_parisc_driver(&sba_driver);
  1605. /* Astro and Pluto have one IOC per SBA */
  1606. if ((!IS_ASTRO(dev)) || (!IS_PLUTO(dev)))
  1607. global_ioc_cnt *= 2;
  1608. }
  1609. printk(KERN_INFO "%s found %s at 0x%lx\n",
  1610. MODULE_NAME, version, dev->hpa.start);
  1611. sba_dev = kzalloc(sizeof(struct sba_device), GFP_KERNEL);
  1612. if (!sba_dev) {
  1613. printk(KERN_ERR MODULE_NAME " - couldn't alloc sba_device\n");
  1614. return -ENOMEM;
  1615. }
  1616. parisc_set_drvdata(dev, sba_dev);
  1617. for(i=0; i<MAX_IOC; i++)
  1618. spin_lock_init(&(sba_dev->ioc[i].res_lock));
  1619. sba_dev->dev = dev;
  1620. sba_dev->hw_rev = func_class;
  1621. sba_dev->name = dev->name;
  1622. sba_dev->sba_hpa = sba_addr;
  1623. sba_get_pat_resources(sba_dev);
  1624. sba_hw_init(sba_dev);
  1625. sba_common_init(sba_dev);
  1626. hppa_dma_ops = &sba_ops;
  1627. #ifdef CONFIG_PROC_FS
  1628. switch (dev->id.hversion) {
  1629. case PLUTO_MCKINLEY_PORT:
  1630. root = proc_mckinley_root;
  1631. break;
  1632. case ASTRO_RUNWAY_PORT:
  1633. case IKE_MERCED_PORT:
  1634. default:
  1635. root = proc_runway_root;
  1636. break;
  1637. }
  1638. info_entry = create_proc_entry("sba_iommu", 0, root);
  1639. bitmap_entry = create_proc_entry("sba_iommu-bitmap", 0, root);
  1640. if (info_entry)
  1641. info_entry->proc_fops = &sba_proc_fops;
  1642. if (bitmap_entry)
  1643. bitmap_entry->proc_fops = &sba_proc_bitmap_fops;
  1644. #endif
  1645. parisc_vmerge_boundary = IOVP_SIZE;
  1646. parisc_vmerge_max_size = IOVP_SIZE * BITS_PER_LONG;
  1647. parisc_has_iommu();
  1648. return 0;
  1649. }
  1650. /*
  1651. ** One time initialization to let the world know the SBA was found.
  1652. ** This is the only routine which is NOT static.
  1653. ** Must be called exactly once before pci_init().
  1654. */
  1655. void __init sba_init(void)
  1656. {
  1657. register_parisc_driver(&sba_driver);
  1658. }
  1659. /**
  1660. * sba_get_iommu - Assign the iommu pointer for the pci bus controller.
  1661. * @dev: The parisc device.
  1662. *
  1663. * Returns the appropriate IOMMU data for the given parisc PCI controller.
  1664. * This is cached and used later for PCI DMA Mapping.
  1665. */
  1666. void * sba_get_iommu(struct parisc_device *pci_hba)
  1667. {
  1668. struct parisc_device *sba_dev = parisc_parent(pci_hba);
  1669. struct sba_device *sba = sba_dev->dev.driver_data;
  1670. char t = sba_dev->id.hw_type;
  1671. int iocnum = (pci_hba->hw_path >> 3); /* rope # */
  1672. WARN_ON((t != HPHW_IOA) && (t != HPHW_BCPORT));
  1673. return &(sba->ioc[iocnum]);
  1674. }
  1675. /**
  1676. * sba_directed_lmmio - return first directed LMMIO range routed to rope
  1677. * @pa_dev: The parisc device.
  1678. * @r: resource PCI host controller wants start/end fields assigned.
  1679. *
  1680. * For the given parisc PCI controller, determine if any direct ranges
  1681. * are routed down the corresponding rope.
  1682. */
  1683. void sba_directed_lmmio(struct parisc_device *pci_hba, struct resource *r)
  1684. {
  1685. struct parisc_device *sba_dev = parisc_parent(pci_hba);
  1686. struct sba_device *sba = sba_dev->dev.driver_data;
  1687. char t = sba_dev->id.hw_type;
  1688. int i;
  1689. int rope = (pci_hba->hw_path & (ROPES_PER_IOC-1)); /* rope # */
  1690. BUG_ON((t!=HPHW_IOA) && (t!=HPHW_BCPORT));
  1691. r->start = r->end = 0;
  1692. /* Astro has 4 directed ranges. Not sure about Ike/Pluto/et al */
  1693. for (i=0; i<4; i++) {
  1694. int base, size;
  1695. void __iomem *reg = sba->sba_hpa + i*0x18;
  1696. base = READ_REG32(reg + LMMIO_DIRECT0_BASE);
  1697. if ((base & 1) == 0)
  1698. continue; /* not enabled */
  1699. size = READ_REG32(reg + LMMIO_DIRECT0_ROUTE);
  1700. if ((size & (ROPES_PER_IOC-1)) != rope)
  1701. continue; /* directed down different rope */
  1702. r->start = (base & ~1UL) | PCI_F_EXTEND;
  1703. size = ~ READ_REG32(reg + LMMIO_DIRECT0_MASK);
  1704. r->end = r->start + size;
  1705. }
  1706. }
  1707. /**
  1708. * sba_distributed_lmmio - return portion of distributed LMMIO range
  1709. * @pa_dev: The parisc device.
  1710. * @r: resource PCI host controller wants start/end fields assigned.
  1711. *
  1712. * For the given parisc PCI controller, return portion of distributed LMMIO
  1713. * range. The distributed LMMIO is always present and it's just a question
  1714. * of the base address and size of the range.
  1715. */
  1716. void sba_distributed_lmmio(struct parisc_device *pci_hba, struct resource *r )
  1717. {
  1718. struct parisc_device *sba_dev = parisc_parent(pci_hba);
  1719. struct sba_device *sba = sba_dev->dev.driver_data;
  1720. char t = sba_dev->id.hw_type;
  1721. int base, size;
  1722. int rope = (pci_hba->hw_path & (ROPES_PER_IOC-1)); /* rope # */
  1723. BUG_ON((t!=HPHW_IOA) && (t!=HPHW_BCPORT));
  1724. r->start = r->end = 0;
  1725. base = READ_REG32(sba->sba_hpa + LMMIO_DIST_BASE);
  1726. if ((base & 1) == 0) {
  1727. BUG(); /* Gah! Distr Range wasn't enabled! */
  1728. return;
  1729. }
  1730. r->start = (base & ~1UL) | PCI_F_EXTEND;
  1731. size = (~READ_REG32(sba->sba_hpa + LMMIO_DIST_MASK)) / ROPES_PER_IOC;
  1732. r->start += rope * (size + 1); /* adjust base for this rope */
  1733. r->end = r->start + size;
  1734. }