iwl-3945.c 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2007 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * James P. Ketrenos <ipw2100-admin@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/version.h>
  29. #include <linux/init.h>
  30. #include <linux/pci.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/delay.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/wireless.h>
  36. #include <linux/firmware.h>
  37. #include <net/mac80211.h>
  38. #include <linux/etherdevice.h>
  39. #include <linux/delay.h>
  40. #define IWL 3945
  41. #include "iwlwifi.h"
  42. #include "iwl-helpers.h"
  43. #include "iwl-3945.h"
  44. #include "iwl-3945-rs.h"
  45. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  46. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  47. IWL_RATE_##r##M_IEEE, \
  48. IWL_RATE_##ip##M_INDEX, \
  49. IWL_RATE_##in##M_INDEX, \
  50. IWL_RATE_##rp##M_INDEX, \
  51. IWL_RATE_##rn##M_INDEX, \
  52. IWL_RATE_##pp##M_INDEX, \
  53. IWL_RATE_##np##M_INDEX }
  54. /*
  55. * Parameter order:
  56. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  57. *
  58. * If there isn't a valid next or previous rate then INV is used which
  59. * maps to IWL_RATE_INVALID
  60. *
  61. */
  62. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  63. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  64. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  65. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  66. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  67. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  68. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  69. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  70. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  71. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  72. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  73. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  74. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  75. };
  76. /* 1 = enable the iwl_disable_events() function */
  77. #define IWL_EVT_DISABLE (0)
  78. #define IWL_EVT_DISABLE_SIZE (1532/32)
  79. /**
  80. * iwl_disable_events - Disable selected events in uCode event log
  81. *
  82. * Disable an event by writing "1"s into "disable"
  83. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  84. * Default values of 0 enable uCode events to be logged.
  85. * Use for only special debugging. This function is just a placeholder as-is,
  86. * you'll need to provide the special bits! ...
  87. * ... and set IWL_EVT_DISABLE to 1. */
  88. void iwl_disable_events(struct iwl_priv *priv)
  89. {
  90. int rc;
  91. int i;
  92. u32 base; /* SRAM address of event log header */
  93. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  94. u32 array_size; /* # of u32 entries in array */
  95. u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  96. 0x00000000, /* 31 - 0 Event id numbers */
  97. 0x00000000, /* 63 - 32 */
  98. 0x00000000, /* 95 - 64 */
  99. 0x00000000, /* 127 - 96 */
  100. 0x00000000, /* 159 - 128 */
  101. 0x00000000, /* 191 - 160 */
  102. 0x00000000, /* 223 - 192 */
  103. 0x00000000, /* 255 - 224 */
  104. 0x00000000, /* 287 - 256 */
  105. 0x00000000, /* 319 - 288 */
  106. 0x00000000, /* 351 - 320 */
  107. 0x00000000, /* 383 - 352 */
  108. 0x00000000, /* 415 - 384 */
  109. 0x00000000, /* 447 - 416 */
  110. 0x00000000, /* 479 - 448 */
  111. 0x00000000, /* 511 - 480 */
  112. 0x00000000, /* 543 - 512 */
  113. 0x00000000, /* 575 - 544 */
  114. 0x00000000, /* 607 - 576 */
  115. 0x00000000, /* 639 - 608 */
  116. 0x00000000, /* 671 - 640 */
  117. 0x00000000, /* 703 - 672 */
  118. 0x00000000, /* 735 - 704 */
  119. 0x00000000, /* 767 - 736 */
  120. 0x00000000, /* 799 - 768 */
  121. 0x00000000, /* 831 - 800 */
  122. 0x00000000, /* 863 - 832 */
  123. 0x00000000, /* 895 - 864 */
  124. 0x00000000, /* 927 - 896 */
  125. 0x00000000, /* 959 - 928 */
  126. 0x00000000, /* 991 - 960 */
  127. 0x00000000, /* 1023 - 992 */
  128. 0x00000000, /* 1055 - 1024 */
  129. 0x00000000, /* 1087 - 1056 */
  130. 0x00000000, /* 1119 - 1088 */
  131. 0x00000000, /* 1151 - 1120 */
  132. 0x00000000, /* 1183 - 1152 */
  133. 0x00000000, /* 1215 - 1184 */
  134. 0x00000000, /* 1247 - 1216 */
  135. 0x00000000, /* 1279 - 1248 */
  136. 0x00000000, /* 1311 - 1280 */
  137. 0x00000000, /* 1343 - 1312 */
  138. 0x00000000, /* 1375 - 1344 */
  139. 0x00000000, /* 1407 - 1376 */
  140. 0x00000000, /* 1439 - 1408 */
  141. 0x00000000, /* 1471 - 1440 */
  142. 0x00000000, /* 1503 - 1472 */
  143. };
  144. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  145. if (!iwl_hw_valid_rtc_data_addr(base)) {
  146. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  147. return;
  148. }
  149. rc = iwl_grab_restricted_access(priv);
  150. if (rc) {
  151. IWL_WARNING("Can not read from adapter at this time.\n");
  152. return;
  153. }
  154. disable_ptr = iwl_read_restricted_mem(priv, base + (4 * sizeof(u32)));
  155. array_size = iwl_read_restricted_mem(priv, base + (5 * sizeof(u32)));
  156. iwl_release_restricted_access(priv);
  157. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  158. IWL_DEBUG_INFO("Disabling selected uCode log events at 0x%x\n",
  159. disable_ptr);
  160. rc = iwl_grab_restricted_access(priv);
  161. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  162. iwl_write_restricted_mem(priv,
  163. disable_ptr +
  164. (i * sizeof(u32)),
  165. evt_disable[i]);
  166. iwl_release_restricted_access(priv);
  167. } else {
  168. IWL_DEBUG_INFO("Selected uCode log events may be disabled\n");
  169. IWL_DEBUG_INFO(" by writing \"1\"s into disable bitmap\n");
  170. IWL_DEBUG_INFO(" in SRAM at 0x%x, size %d u32s\n",
  171. disable_ptr, array_size);
  172. }
  173. }
  174. /**
  175. * iwl3945_get_antenna_flags - Get antenna flags for RXON command
  176. * @priv: eeprom and antenna fields are used to determine antenna flags
  177. *
  178. * priv->eeprom is used to determine if antenna AUX/MAIN are reversed
  179. * priv->antenna specifies the antenna diversity mode:
  180. *
  181. * IWL_ANTENNA_DIVERISTY - NIC selects best antenna by itself
  182. * IWL_ANTENNA_MAIN - Force MAIN antenna
  183. * IWL_ANTENNA_AUX - Force AUX antenna
  184. */
  185. __le32 iwl3945_get_antenna_flags(const struct iwl_priv *priv)
  186. {
  187. switch (priv->antenna) {
  188. case IWL_ANTENNA_DIVERSITY:
  189. return 0;
  190. case IWL_ANTENNA_MAIN:
  191. if (priv->eeprom.antenna_switch_type)
  192. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  193. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  194. case IWL_ANTENNA_AUX:
  195. if (priv->eeprom.antenna_switch_type)
  196. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  197. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  198. }
  199. /* bad antenna selector value */
  200. IWL_ERROR("Bad antenna selector value (0x%x)\n", priv->antenna);
  201. return 0; /* "diversity" is default if error */
  202. }
  203. /*****************************************************************************
  204. *
  205. * Intel PRO/Wireless 3945ABG/BG Network Connection
  206. *
  207. * RX handler implementations
  208. *
  209. * Used by iwl-base.c
  210. *
  211. *****************************************************************************/
  212. void iwl_hw_rx_statistics(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  213. {
  214. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  215. IWL_DEBUG_RX("Statistics notification received (%d vs %d).\n",
  216. (int)sizeof(struct iwl_notif_statistics),
  217. le32_to_cpu(pkt->len));
  218. memcpy(&priv->statistics, pkt->u.raw, sizeof(priv->statistics));
  219. priv->last_statistics_time = jiffies;
  220. }
  221. static void iwl3945_handle_data_packet(struct iwl_priv *priv, int is_data,
  222. struct iwl_rx_mem_buffer *rxb,
  223. struct ieee80211_rx_status *stats,
  224. u16 phy_flags)
  225. {
  226. struct ieee80211_hdr *hdr;
  227. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  228. struct iwl_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  229. struct iwl_rx_frame_end *rx_end = IWL_RX_END(pkt);
  230. short len = le16_to_cpu(rx_hdr->len);
  231. /* We received data from the HW, so stop the watchdog */
  232. if (unlikely((len + IWL_RX_FRAME_SIZE) > skb_tailroom(rxb->skb))) {
  233. IWL_DEBUG_DROP("Corruption detected!\n");
  234. return;
  235. }
  236. /* We only process data packets if the interface is open */
  237. if (unlikely(!priv->is_open)) {
  238. IWL_DEBUG_DROP_LIMIT
  239. ("Dropping packet while interface is not open.\n");
  240. return;
  241. }
  242. if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR) {
  243. if (iwl_param_hwcrypto)
  244. iwl_set_decrypted_flag(priv, rxb->skb,
  245. le32_to_cpu(rx_end->status),
  246. stats);
  247. iwl_handle_data_packet_monitor(priv, rxb, IWL_RX_DATA(pkt),
  248. len, stats, phy_flags);
  249. return;
  250. }
  251. skb_reserve(rxb->skb, (void *)rx_hdr->payload - (void *)pkt);
  252. /* Set the size of the skb to the size of the frame */
  253. skb_put(rxb->skb, le16_to_cpu(rx_hdr->len));
  254. hdr = (void *)rxb->skb->data;
  255. if (iwl_param_hwcrypto)
  256. iwl_set_decrypted_flag(priv, rxb->skb,
  257. le32_to_cpu(rx_end->status), stats);
  258. ieee80211_rx_irqsafe(priv->hw, rxb->skb, stats);
  259. rxb->skb = NULL;
  260. }
  261. static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
  262. struct iwl_rx_mem_buffer *rxb)
  263. {
  264. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  265. struct iwl_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  266. struct iwl_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  267. struct iwl_rx_frame_end *rx_end = IWL_RX_END(pkt);
  268. struct ieee80211_hdr *header;
  269. u16 phy_flags = le16_to_cpu(rx_hdr->phy_flags);
  270. u16 rx_stats_sig_avg = le16_to_cpu(rx_stats->sig_avg);
  271. u16 rx_stats_noise_diff = le16_to_cpu(rx_stats->noise_diff);
  272. struct ieee80211_rx_status stats = {
  273. .mactime = le64_to_cpu(rx_end->timestamp),
  274. .freq = ieee80211chan2mhz(le16_to_cpu(rx_hdr->channel)),
  275. .channel = le16_to_cpu(rx_hdr->channel),
  276. .phymode = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  277. MODE_IEEE80211G : MODE_IEEE80211A,
  278. .antenna = 0,
  279. .rate = rx_hdr->rate,
  280. .flag = 0,
  281. };
  282. u8 network_packet;
  283. int snr;
  284. if ((unlikely(rx_stats->phy_count > 20))) {
  285. IWL_DEBUG_DROP
  286. ("dsp size out of range [0,20]: "
  287. "%d/n", rx_stats->phy_count);
  288. return;
  289. }
  290. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  291. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  292. IWL_DEBUG_RX("Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  293. return;
  294. }
  295. if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR) {
  296. iwl3945_handle_data_packet(priv, 1, rxb, &stats, phy_flags);
  297. return;
  298. }
  299. /* Convert 3945's rssi indicator to dBm */
  300. stats.ssi = rx_stats->rssi - IWL_RSSI_OFFSET;
  301. /* Set default noise value to -127 */
  302. if (priv->last_rx_noise == 0)
  303. priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  304. /* 3945 provides noise info for OFDM frames only.
  305. * sig_avg and noise_diff are measured by the 3945's digital signal
  306. * processor (DSP), and indicate linear levels of signal level and
  307. * distortion/noise within the packet preamble after
  308. * automatic gain control (AGC). sig_avg should stay fairly
  309. * constant if the radio's AGC is working well.
  310. * Since these values are linear (not dB or dBm), linear
  311. * signal-to-noise ratio (SNR) is (sig_avg / noise_diff).
  312. * Convert linear SNR to dB SNR, then subtract that from rssi dBm
  313. * to obtain noise level in dBm.
  314. * Calculate stats.signal (quality indicator in %) based on SNR. */
  315. if (rx_stats_noise_diff) {
  316. snr = rx_stats_sig_avg / rx_stats_noise_diff;
  317. stats.noise = stats.ssi - iwl_calc_db_from_ratio(snr);
  318. stats.signal = iwl_calc_sig_qual(stats.ssi, stats.noise);
  319. /* If noise info not available, calculate signal quality indicator (%)
  320. * using just the dBm signal level. */
  321. } else {
  322. stats.noise = priv->last_rx_noise;
  323. stats.signal = iwl_calc_sig_qual(stats.ssi, 0);
  324. }
  325. IWL_DEBUG_STATS("Rssi %d noise %d qual %d sig_avg %d noise_diff %d\n",
  326. stats.ssi, stats.noise, stats.signal,
  327. rx_stats_sig_avg, rx_stats_noise_diff);
  328. stats.freq = ieee80211chan2mhz(stats.channel);
  329. /* can be covered by iwl_report_frame() in most cases */
  330. /* IWL_DEBUG_RX("RX status: 0x%08X\n", rx_end->status); */
  331. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  332. network_packet = iwl_is_network_packet(priv, header);
  333. #ifdef CONFIG_IWLWIFI_DEBUG
  334. if (iwl_debug_level & IWL_DL_STATS && net_ratelimit())
  335. IWL_DEBUG_STATS
  336. ("[%c] %d RSSI: %d Signal: %u, Noise: %u, Rate: %u\n",
  337. network_packet ? '*' : ' ',
  338. stats.channel, stats.ssi, stats.ssi,
  339. stats.ssi, stats.rate);
  340. if (iwl_debug_level & (IWL_DL_RX))
  341. /* Set "1" to report good data frames in groups of 100 */
  342. iwl_report_frame(priv, pkt, header, 1);
  343. #endif
  344. if (network_packet) {
  345. priv->last_beacon_time = le32_to_cpu(rx_end->beacon_timestamp);
  346. priv->last_tsf = le64_to_cpu(rx_end->timestamp);
  347. priv->last_rx_rssi = stats.ssi;
  348. priv->last_rx_noise = stats.noise;
  349. }
  350. switch (le16_to_cpu(header->frame_control) & IEEE80211_FCTL_FTYPE) {
  351. case IEEE80211_FTYPE_MGMT:
  352. switch (le16_to_cpu(header->frame_control) &
  353. IEEE80211_FCTL_STYPE) {
  354. case IEEE80211_STYPE_PROBE_RESP:
  355. case IEEE80211_STYPE_BEACON:{
  356. /* If this is a beacon or probe response for
  357. * our network then cache the beacon
  358. * timestamp */
  359. if ((((priv->iw_mode == IEEE80211_IF_TYPE_STA)
  360. && !compare_ether_addr(header->addr2,
  361. priv->bssid)) ||
  362. ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
  363. && !compare_ether_addr(header->addr3,
  364. priv->bssid)))) {
  365. struct ieee80211_mgmt *mgmt =
  366. (struct ieee80211_mgmt *)header;
  367. __le32 *pos;
  368. pos =
  369. (__le32 *) & mgmt->u.beacon.
  370. timestamp;
  371. priv->timestamp0 = le32_to_cpu(pos[0]);
  372. priv->timestamp1 = le32_to_cpu(pos[1]);
  373. priv->beacon_int = le16_to_cpu(
  374. mgmt->u.beacon.beacon_int);
  375. if (priv->call_post_assoc_from_beacon &&
  376. (priv->iw_mode ==
  377. IEEE80211_IF_TYPE_STA))
  378. queue_work(priv->workqueue,
  379. &priv->post_associate.work);
  380. priv->call_post_assoc_from_beacon = 0;
  381. }
  382. break;
  383. }
  384. case IEEE80211_STYPE_ACTION:
  385. /* TODO: Parse 802.11h frames for CSA... */
  386. break;
  387. /*
  388. * TODO: There is no callback function from upper
  389. * stack to inform us when associated status. this
  390. * work around to sniff assoc_resp management frame
  391. * and finish the association process.
  392. */
  393. case IEEE80211_STYPE_ASSOC_RESP:
  394. case IEEE80211_STYPE_REASSOC_RESP:{
  395. struct ieee80211_mgmt *mgnt =
  396. (struct ieee80211_mgmt *)header;
  397. priv->assoc_id = (~((1 << 15) | (1 << 14)) &
  398. le16_to_cpu(mgnt->u.
  399. assoc_resp.aid));
  400. priv->assoc_capability =
  401. le16_to_cpu(mgnt->u.assoc_resp.capab_info);
  402. if (priv->beacon_int)
  403. queue_work(priv->workqueue,
  404. &priv->post_associate.work);
  405. else
  406. priv->call_post_assoc_from_beacon = 1;
  407. break;
  408. }
  409. case IEEE80211_STYPE_PROBE_REQ:{
  410. DECLARE_MAC_BUF(mac1);
  411. DECLARE_MAC_BUF(mac2);
  412. DECLARE_MAC_BUF(mac3);
  413. if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
  414. IWL_DEBUG_DROP
  415. ("Dropping (non network): %s"
  416. ", %s, %s\n",
  417. print_mac(mac1, header->addr1),
  418. print_mac(mac2, header->addr2),
  419. print_mac(mac3, header->addr3));
  420. return;
  421. }
  422. }
  423. iwl3945_handle_data_packet(priv, 0, rxb, &stats, phy_flags);
  424. break;
  425. case IEEE80211_FTYPE_CTL:
  426. break;
  427. case IEEE80211_FTYPE_DATA: {
  428. DECLARE_MAC_BUF(mac1);
  429. DECLARE_MAC_BUF(mac2);
  430. DECLARE_MAC_BUF(mac3);
  431. if (unlikely(is_duplicate_packet(priv, header)))
  432. IWL_DEBUG_DROP("Dropping (dup): %s, %s, %s\n",
  433. print_mac(mac1, header->addr1),
  434. print_mac(mac2, header->addr2),
  435. print_mac(mac3, header->addr3));
  436. else
  437. iwl3945_handle_data_packet(priv, 1, rxb, &stats,
  438. phy_flags);
  439. break;
  440. }
  441. }
  442. }
  443. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv, void *ptr,
  444. dma_addr_t addr, u16 len)
  445. {
  446. int count;
  447. u32 pad;
  448. struct iwl_tfd_frame *tfd = (struct iwl_tfd_frame *)ptr;
  449. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  450. pad = TFD_CTL_PAD_GET(le32_to_cpu(tfd->control_flags));
  451. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  452. IWL_ERROR("Error can not send more than %d chunks\n",
  453. NUM_TFD_CHUNKS);
  454. return -EINVAL;
  455. }
  456. tfd->pa[count].addr = cpu_to_le32(addr);
  457. tfd->pa[count].len = cpu_to_le32(len);
  458. count++;
  459. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  460. TFD_CTL_PAD_SET(pad));
  461. return 0;
  462. }
  463. /**
  464. * iwl_hw_txq_free_tfd - Free one TFD, those at index [txq->q.last_used]
  465. *
  466. * Does NOT advance any indexes
  467. */
  468. int iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  469. {
  470. struct iwl_tfd_frame *bd_tmp = (struct iwl_tfd_frame *)&txq->bd[0];
  471. struct iwl_tfd_frame *bd = &bd_tmp[txq->q.last_used];
  472. struct pci_dev *dev = priv->pci_dev;
  473. int i;
  474. int counter;
  475. /* classify bd */
  476. if (txq->q.id == IWL_CMD_QUEUE_NUM)
  477. /* nothing to cleanup after for host commands */
  478. return 0;
  479. /* sanity check */
  480. counter = TFD_CTL_COUNT_GET(le32_to_cpu(bd->control_flags));
  481. if (counter > NUM_TFD_CHUNKS) {
  482. IWL_ERROR("Too many chunks: %i\n", counter);
  483. /* @todo issue fatal error, it is quite serious situation */
  484. return 0;
  485. }
  486. /* unmap chunks if any */
  487. for (i = 1; i < counter; i++) {
  488. pci_unmap_single(dev, le32_to_cpu(bd->pa[i].addr),
  489. le32_to_cpu(bd->pa[i].len), PCI_DMA_TODEVICE);
  490. if (txq->txb[txq->q.last_used].skb[0]) {
  491. struct sk_buff *skb = txq->txb[txq->q.last_used].skb[0];
  492. if (txq->txb[txq->q.last_used].skb[0]) {
  493. /* Can be called from interrupt context */
  494. dev_kfree_skb_any(skb);
  495. txq->txb[txq->q.last_used].skb[0] = NULL;
  496. }
  497. }
  498. }
  499. return 0;
  500. }
  501. u8 iwl_hw_find_station(struct iwl_priv *priv, const u8 *addr)
  502. {
  503. int i;
  504. int ret = IWL_INVALID_STATION;
  505. unsigned long flags;
  506. DECLARE_MAC_BUF(mac);
  507. spin_lock_irqsave(&priv->sta_lock, flags);
  508. for (i = IWL_STA_ID; i < priv->hw_setting.max_stations; i++)
  509. if ((priv->stations[i].used) &&
  510. (!compare_ether_addr
  511. (priv->stations[i].sta.sta.addr, addr))) {
  512. ret = i;
  513. goto out;
  514. }
  515. IWL_DEBUG_INFO("can not find STA %s (total %d)\n",
  516. print_mac(mac, addr), priv->num_stations);
  517. out:
  518. spin_unlock_irqrestore(&priv->sta_lock, flags);
  519. return ret;
  520. }
  521. /**
  522. * iwl_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  523. *
  524. */
  525. void iwl_hw_build_tx_cmd_rate(struct iwl_priv *priv,
  526. struct iwl_cmd *cmd,
  527. struct ieee80211_tx_control *ctrl,
  528. struct ieee80211_hdr *hdr, int sta_id, int tx_id)
  529. {
  530. unsigned long flags;
  531. u16 rate_index = min(ctrl->tx_rate & 0xffff, IWL_RATE_COUNT - 1);
  532. u16 rate_mask;
  533. int rate;
  534. u8 rts_retry_limit;
  535. u8 data_retry_limit;
  536. __le32 tx_flags;
  537. u16 fc = le16_to_cpu(hdr->frame_control);
  538. rate = iwl_rates[rate_index].plcp;
  539. tx_flags = cmd->cmd.tx.tx_flags;
  540. /* We need to figure out how to get the sta->supp_rates while
  541. * in this running context; perhaps encoding into ctrl->tx_rate? */
  542. rate_mask = IWL_RATES_MASK;
  543. spin_lock_irqsave(&priv->sta_lock, flags);
  544. priv->stations[sta_id].current_rate.rate_n_flags = rate;
  545. if ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS) &&
  546. (sta_id != IWL3945_BROADCAST_ID) &&
  547. (sta_id != IWL_MULTICAST_ID))
  548. priv->stations[IWL_STA_ID].current_rate.rate_n_flags = rate;
  549. spin_unlock_irqrestore(&priv->sta_lock, flags);
  550. if (tx_id >= IWL_CMD_QUEUE_NUM)
  551. rts_retry_limit = 3;
  552. else
  553. rts_retry_limit = 7;
  554. if (ieee80211_is_probe_response(fc)) {
  555. data_retry_limit = 3;
  556. if (data_retry_limit < rts_retry_limit)
  557. rts_retry_limit = data_retry_limit;
  558. } else
  559. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  560. if (priv->data_retry_limit != -1)
  561. data_retry_limit = priv->data_retry_limit;
  562. if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT) {
  563. switch (fc & IEEE80211_FCTL_STYPE) {
  564. case IEEE80211_STYPE_AUTH:
  565. case IEEE80211_STYPE_DEAUTH:
  566. case IEEE80211_STYPE_ASSOC_REQ:
  567. case IEEE80211_STYPE_REASSOC_REQ:
  568. if (tx_flags & TX_CMD_FLG_RTS_MSK) {
  569. tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  570. tx_flags |= TX_CMD_FLG_CTS_MSK;
  571. }
  572. break;
  573. default:
  574. break;
  575. }
  576. }
  577. cmd->cmd.tx.rts_retry_limit = rts_retry_limit;
  578. cmd->cmd.tx.data_retry_limit = data_retry_limit;
  579. cmd->cmd.tx.rate = rate;
  580. cmd->cmd.tx.tx_flags = tx_flags;
  581. /* OFDM */
  582. cmd->cmd.tx.supp_rates[0] = rate_mask & IWL_OFDM_RATES_MASK;
  583. /* CCK */
  584. cmd->cmd.tx.supp_rates[1] = (rate_mask >> 8) & 0xF;
  585. IWL_DEBUG_RATE("Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  586. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  587. cmd->cmd.tx.rate, le32_to_cpu(cmd->cmd.tx.tx_flags),
  588. cmd->cmd.tx.supp_rates[1], cmd->cmd.tx.supp_rates[0]);
  589. }
  590. u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate, u8 flags)
  591. {
  592. unsigned long flags_spin;
  593. struct iwl_station_entry *station;
  594. if (sta_id == IWL_INVALID_STATION)
  595. return IWL_INVALID_STATION;
  596. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  597. station = &priv->stations[sta_id];
  598. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  599. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  600. station->current_rate.rate_n_flags = tx_rate;
  601. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  602. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  603. iwl_send_add_station(priv, &station->sta, flags);
  604. IWL_DEBUG_RATE("SCALE sync station %d to rate %d\n",
  605. sta_id, tx_rate);
  606. return sta_id;
  607. }
  608. void iwl_hw_card_show_info(struct iwl_priv *priv)
  609. {
  610. IWL_DEBUG_INFO("3945ABG HW Version %u.%u.%u\n",
  611. ((priv->eeprom.board_revision >> 8) & 0x0F),
  612. ((priv->eeprom.board_revision >> 8) >> 4),
  613. (priv->eeprom.board_revision & 0x00FF));
  614. IWL_DEBUG_INFO("3945ABG PBA Number %.*s\n",
  615. (int)sizeof(priv->eeprom.board_pba_number),
  616. priv->eeprom.board_pba_number);
  617. IWL_DEBUG_INFO("EEPROM_ANTENNA_SWITCH_TYPE is 0x%02X\n",
  618. priv->eeprom.antenna_switch_type);
  619. }
  620. static int iwl3945_nic_set_pwr_src(struct iwl_priv *priv, int pwr_max)
  621. {
  622. int rc;
  623. unsigned long flags;
  624. spin_lock_irqsave(&priv->lock, flags);
  625. rc = iwl_grab_restricted_access(priv);
  626. if (rc) {
  627. spin_unlock_irqrestore(&priv->lock, flags);
  628. return rc;
  629. }
  630. if (!pwr_max) {
  631. u32 val;
  632. rc = pci_read_config_dword(priv->pci_dev,
  633. PCI_POWER_SOURCE, &val);
  634. if (val & PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT) {
  635. iwl_set_bits_mask_restricted_reg(priv, APMG_PS_CTRL_REG,
  636. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  637. ~APMG_PS_CTRL_MSK_PWR_SRC);
  638. iwl_release_restricted_access(priv);
  639. iwl_poll_bit(priv, CSR_GPIO_IN,
  640. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  641. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  642. } else
  643. iwl_release_restricted_access(priv);
  644. } else {
  645. iwl_set_bits_mask_restricted_reg(priv, APMG_PS_CTRL_REG,
  646. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  647. ~APMG_PS_CTRL_MSK_PWR_SRC);
  648. iwl_release_restricted_access(priv);
  649. iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  650. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  651. }
  652. spin_unlock_irqrestore(&priv->lock, flags);
  653. return rc;
  654. }
  655. static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  656. {
  657. int rc;
  658. unsigned long flags;
  659. spin_lock_irqsave(&priv->lock, flags);
  660. rc = iwl_grab_restricted_access(priv);
  661. if (rc) {
  662. spin_unlock_irqrestore(&priv->lock, flags);
  663. return rc;
  664. }
  665. iwl_write_restricted(priv, FH_RCSR_RBD_BASE(0), rxq->dma_addr);
  666. iwl_write_restricted(priv, FH_RCSR_RPTR_ADDR(0),
  667. priv->hw_setting.shared_phys +
  668. offsetof(struct iwl_shared, rx_read_ptr[0]));
  669. iwl_write_restricted(priv, FH_RCSR_WPTR(0), 0);
  670. iwl_write_restricted(priv, FH_RCSR_CONFIG(0),
  671. ALM_FH_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  672. ALM_FH_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  673. ALM_FH_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  674. ALM_FH_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  675. (RX_QUEUE_SIZE_LOG << ALM_FH_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  676. ALM_FH_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  677. (1 << ALM_FH_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  678. ALM_FH_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  679. /* fake read to flush all prev I/O */
  680. iwl_read_restricted(priv, FH_RSSR_CTRL);
  681. iwl_release_restricted_access(priv);
  682. spin_unlock_irqrestore(&priv->lock, flags);
  683. return 0;
  684. }
  685. static int iwl3945_tx_reset(struct iwl_priv *priv)
  686. {
  687. int rc;
  688. unsigned long flags;
  689. spin_lock_irqsave(&priv->lock, flags);
  690. rc = iwl_grab_restricted_access(priv);
  691. if (rc) {
  692. spin_unlock_irqrestore(&priv->lock, flags);
  693. return rc;
  694. }
  695. /* bypass mode */
  696. iwl_write_restricted_reg(priv, SCD_MODE_REG, 0x2);
  697. /* RA 0 is active */
  698. iwl_write_restricted_reg(priv, SCD_ARASTAT_REG, 0x01);
  699. /* all 6 fifo are active */
  700. iwl_write_restricted_reg(priv, SCD_TXFACT_REG, 0x3f);
  701. iwl_write_restricted_reg(priv, SCD_SBYP_MODE_1_REG, 0x010000);
  702. iwl_write_restricted_reg(priv, SCD_SBYP_MODE_2_REG, 0x030002);
  703. iwl_write_restricted_reg(priv, SCD_TXF4MF_REG, 0x000004);
  704. iwl_write_restricted_reg(priv, SCD_TXF5MF_REG, 0x000005);
  705. iwl_write_restricted(priv, FH_TSSR_CBB_BASE,
  706. priv->hw_setting.shared_phys);
  707. iwl_write_restricted(priv, FH_TSSR_MSG_CONFIG,
  708. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  709. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  710. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  711. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  712. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  713. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  714. ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  715. iwl_release_restricted_access(priv);
  716. spin_unlock_irqrestore(&priv->lock, flags);
  717. return 0;
  718. }
  719. /**
  720. * iwl3945_txq_ctx_reset - Reset TX queue context
  721. *
  722. * Destroys all DMA structures and initialize them again
  723. */
  724. static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
  725. {
  726. int rc;
  727. int txq_id, slots_num;
  728. iwl_hw_txq_ctx_free(priv);
  729. /* Tx CMD queue */
  730. rc = iwl3945_tx_reset(priv);
  731. if (rc)
  732. goto error;
  733. /* Tx queue(s) */
  734. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++) {
  735. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  736. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  737. rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  738. txq_id);
  739. if (rc) {
  740. IWL_ERROR("Tx %d queue init failed\n", txq_id);
  741. goto error;
  742. }
  743. }
  744. return rc;
  745. error:
  746. iwl_hw_txq_ctx_free(priv);
  747. return rc;
  748. }
  749. int iwl_hw_nic_init(struct iwl_priv *priv)
  750. {
  751. u8 rev_id;
  752. int rc;
  753. unsigned long flags;
  754. struct iwl_rx_queue *rxq = &priv->rxq;
  755. iwl_power_init_handle(priv);
  756. spin_lock_irqsave(&priv->lock, flags);
  757. iwl_set_bit(priv, CSR_ANA_PLL_CFG, (1 << 24));
  758. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  759. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  760. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  761. rc = iwl_poll_bit(priv, CSR_GP_CNTRL,
  762. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  763. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  764. if (rc < 0) {
  765. spin_unlock_irqrestore(&priv->lock, flags);
  766. IWL_DEBUG_INFO("Failed to init the card\n");
  767. return rc;
  768. }
  769. rc = iwl_grab_restricted_access(priv);
  770. if (rc) {
  771. spin_unlock_irqrestore(&priv->lock, flags);
  772. return rc;
  773. }
  774. iwl_write_restricted_reg(priv, APMG_CLK_EN_REG,
  775. APMG_CLK_VAL_DMA_CLK_RQT |
  776. APMG_CLK_VAL_BSM_CLK_RQT);
  777. udelay(20);
  778. iwl_set_bits_restricted_reg(priv, APMG_PCIDEV_STT_REG,
  779. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  780. iwl_release_restricted_access(priv);
  781. spin_unlock_irqrestore(&priv->lock, flags);
  782. /* Determine HW type */
  783. rc = pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  784. if (rc)
  785. return rc;
  786. IWL_DEBUG_INFO("HW Revision ID = 0x%X\n", rev_id);
  787. iwl3945_nic_set_pwr_src(priv, 1);
  788. spin_lock_irqsave(&priv->lock, flags);
  789. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  790. IWL_DEBUG_INFO("RTP type \n");
  791. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  792. IWL_DEBUG_INFO("ALM-MB type\n");
  793. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  794. CSR_HW_IF_CONFIG_REG_BIT_ALMAGOR_MB);
  795. } else {
  796. IWL_DEBUG_INFO("ALM-MM type\n");
  797. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  798. CSR_HW_IF_CONFIG_REG_BIT_ALMAGOR_MM);
  799. }
  800. spin_unlock_irqrestore(&priv->lock, flags);
  801. /* Initialize the EEPROM */
  802. rc = iwl_eeprom_init(priv);
  803. if (rc)
  804. return rc;
  805. spin_lock_irqsave(&priv->lock, flags);
  806. if (EEPROM_SKU_CAP_OP_MODE_MRC == priv->eeprom.sku_cap) {
  807. IWL_DEBUG_INFO("SKU OP mode is mrc\n");
  808. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  809. CSR_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  810. } else
  811. IWL_DEBUG_INFO("SKU OP mode is basic\n");
  812. if ((priv->eeprom.board_revision & 0xF0) == 0xD0) {
  813. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  814. priv->eeprom.board_revision);
  815. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  816. CSR_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  817. } else {
  818. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  819. priv->eeprom.board_revision);
  820. iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  821. CSR_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  822. }
  823. if (priv->eeprom.almgor_m_version <= 1) {
  824. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  825. CSR_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  826. IWL_DEBUG_INFO("Card M type A version is 0x%X\n",
  827. priv->eeprom.almgor_m_version);
  828. } else {
  829. IWL_DEBUG_INFO("Card M type B version is 0x%X\n",
  830. priv->eeprom.almgor_m_version);
  831. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  832. CSR_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  833. }
  834. spin_unlock_irqrestore(&priv->lock, flags);
  835. if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  836. IWL_DEBUG_RF_KILL("SW RF KILL supported in EEPROM.\n");
  837. if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  838. IWL_DEBUG_RF_KILL("HW RF KILL supported in EEPROM.\n");
  839. /* Allocate the RX queue, or reset if it is already allocated */
  840. if (!rxq->bd) {
  841. rc = iwl_rx_queue_alloc(priv);
  842. if (rc) {
  843. IWL_ERROR("Unable to initialize Rx queue\n");
  844. return -ENOMEM;
  845. }
  846. } else
  847. iwl_rx_queue_reset(priv, rxq);
  848. iwl_rx_replenish(priv);
  849. iwl3945_rx_init(priv, rxq);
  850. spin_lock_irqsave(&priv->lock, flags);
  851. /* Look at using this instead:
  852. rxq->need_update = 1;
  853. iwl_rx_queue_update_write_ptr(priv, rxq);
  854. */
  855. rc = iwl_grab_restricted_access(priv);
  856. if (rc) {
  857. spin_unlock_irqrestore(&priv->lock, flags);
  858. return rc;
  859. }
  860. iwl_write_restricted(priv, FH_RCSR_WPTR(0), rxq->write & ~7);
  861. iwl_release_restricted_access(priv);
  862. spin_unlock_irqrestore(&priv->lock, flags);
  863. rc = iwl3945_txq_ctx_reset(priv);
  864. if (rc)
  865. return rc;
  866. set_bit(STATUS_INIT, &priv->status);
  867. return 0;
  868. }
  869. /**
  870. * iwl_hw_txq_ctx_free - Free TXQ Context
  871. *
  872. * Destroy all TX DMA queues and structures
  873. */
  874. void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
  875. {
  876. int txq_id;
  877. /* Tx queues */
  878. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++)
  879. iwl_tx_queue_free(priv, &priv->txq[txq_id]);
  880. }
  881. void iwl_hw_txq_ctx_stop(struct iwl_priv *priv)
  882. {
  883. int queue;
  884. unsigned long flags;
  885. spin_lock_irqsave(&priv->lock, flags);
  886. if (iwl_grab_restricted_access(priv)) {
  887. spin_unlock_irqrestore(&priv->lock, flags);
  888. iwl_hw_txq_ctx_free(priv);
  889. return;
  890. }
  891. /* stop SCD */
  892. iwl_write_restricted_reg(priv, SCD_MODE_REG, 0);
  893. /* reset TFD queues */
  894. for (queue = TFD_QUEUE_MIN; queue < TFD_QUEUE_MAX; queue++) {
  895. iwl_write_restricted(priv, FH_TCSR_CONFIG(queue), 0x0);
  896. iwl_poll_restricted_bit(priv, FH_TSSR_TX_STATUS,
  897. ALM_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(queue),
  898. 1000);
  899. }
  900. iwl_release_restricted_access(priv);
  901. spin_unlock_irqrestore(&priv->lock, flags);
  902. iwl_hw_txq_ctx_free(priv);
  903. }
  904. int iwl_hw_nic_stop_master(struct iwl_priv *priv)
  905. {
  906. int rc = 0;
  907. u32 reg_val;
  908. unsigned long flags;
  909. spin_lock_irqsave(&priv->lock, flags);
  910. /* set stop master bit */
  911. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  912. reg_val = iwl_read32(priv, CSR_GP_CNTRL);
  913. if (CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE ==
  914. (reg_val & CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE))
  915. IWL_DEBUG_INFO("Card in power save, master is already "
  916. "stopped\n");
  917. else {
  918. rc = iwl_poll_bit(priv, CSR_RESET,
  919. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  920. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  921. if (rc < 0) {
  922. spin_unlock_irqrestore(&priv->lock, flags);
  923. return rc;
  924. }
  925. }
  926. spin_unlock_irqrestore(&priv->lock, flags);
  927. IWL_DEBUG_INFO("stop master\n");
  928. return rc;
  929. }
  930. int iwl_hw_nic_reset(struct iwl_priv *priv)
  931. {
  932. int rc;
  933. unsigned long flags;
  934. iwl_hw_nic_stop_master(priv);
  935. spin_lock_irqsave(&priv->lock, flags);
  936. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  937. rc = iwl_poll_bit(priv, CSR_GP_CNTRL,
  938. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  939. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  940. rc = iwl_grab_restricted_access(priv);
  941. if (!rc) {
  942. iwl_write_restricted_reg(priv, APMG_CLK_CTRL_REG,
  943. APMG_CLK_VAL_BSM_CLK_RQT);
  944. udelay(10);
  945. iwl_set_bit(priv, CSR_GP_CNTRL,
  946. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  947. iwl_write_restricted_reg(priv, APMG_RTC_INT_MSK_REG, 0x0);
  948. iwl_write_restricted_reg(priv, APMG_RTC_INT_STT_REG,
  949. 0xFFFFFFFF);
  950. /* enable DMA */
  951. iwl_write_restricted_reg(priv, APMG_CLK_EN_REG,
  952. APMG_CLK_VAL_DMA_CLK_RQT |
  953. APMG_CLK_VAL_BSM_CLK_RQT);
  954. udelay(10);
  955. iwl_set_bits_restricted_reg(priv, APMG_PS_CTRL_REG,
  956. APMG_PS_CTRL_VAL_RESET_REQ);
  957. udelay(5);
  958. iwl_clear_bits_restricted_reg(priv, APMG_PS_CTRL_REG,
  959. APMG_PS_CTRL_VAL_RESET_REQ);
  960. iwl_release_restricted_access(priv);
  961. }
  962. /* Clear the 'host command active' bit... */
  963. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  964. wake_up_interruptible(&priv->wait_command_queue);
  965. spin_unlock_irqrestore(&priv->lock, flags);
  966. return rc;
  967. }
  968. /**
  969. * iwl_hw_reg_adjust_power_by_temp - return index delta into power gain settings table
  970. */
  971. static int iwl_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  972. {
  973. return (new_reading - old_reading) * (-11) / 100;
  974. }
  975. /**
  976. * iwl_hw_reg_temp_out_of_range - Keep temperature in sane range
  977. */
  978. static inline int iwl_hw_reg_temp_out_of_range(int temperature)
  979. {
  980. return (((temperature < -260) || (temperature > 25)) ? 1 : 0);
  981. }
  982. int iwl_hw_get_temperature(struct iwl_priv *priv)
  983. {
  984. return iwl_read32(priv, CSR_UCODE_DRV_GP2);
  985. }
  986. /**
  987. * iwl_hw_reg_txpower_get_temperature - get current temperature by reading from NIC
  988. */
  989. static int iwl_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
  990. {
  991. int temperature;
  992. temperature = iwl_hw_get_temperature(priv);
  993. /* driver's okay range is -260 to +25.
  994. * human readable okay range is 0 to +285 */
  995. IWL_DEBUG_INFO("Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  996. /* handle insane temp reading */
  997. if (iwl_hw_reg_temp_out_of_range(temperature)) {
  998. IWL_ERROR("Error bad temperature value %d\n", temperature);
  999. /* if really really hot(?),
  1000. * substitute the 3rd band/group's temp measured at factory */
  1001. if (priv->last_temperature > 100)
  1002. temperature = priv->eeprom.groups[2].temperature;
  1003. else /* else use most recent "sane" value from driver */
  1004. temperature = priv->last_temperature;
  1005. }
  1006. return temperature; /* raw, not "human readable" */
  1007. }
  1008. /* Adjust Txpower only if temperature variance is greater than threshold.
  1009. *
  1010. * Both are lower than older versions' 9 degrees */
  1011. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  1012. /**
  1013. * is_temp_calib_needed - determines if new calibration is needed
  1014. *
  1015. * records new temperature in tx_mgr->temperature.
  1016. * replaces tx_mgr->last_temperature *only* if calib needed
  1017. * (assumes caller will actually do the calibration!). */
  1018. static int is_temp_calib_needed(struct iwl_priv *priv)
  1019. {
  1020. int temp_diff;
  1021. priv->temperature = iwl_hw_reg_txpower_get_temperature(priv);
  1022. temp_diff = priv->temperature - priv->last_temperature;
  1023. /* get absolute value */
  1024. if (temp_diff < 0) {
  1025. IWL_DEBUG_POWER("Getting cooler, delta %d,\n", temp_diff);
  1026. temp_diff = -temp_diff;
  1027. } else if (temp_diff == 0)
  1028. IWL_DEBUG_POWER("Same temp,\n");
  1029. else
  1030. IWL_DEBUG_POWER("Getting warmer, delta %d,\n", temp_diff);
  1031. /* if we don't need calibration, *don't* update last_temperature */
  1032. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  1033. IWL_DEBUG_POWER("Timed thermal calib not needed\n");
  1034. return 0;
  1035. }
  1036. IWL_DEBUG_POWER("Timed thermal calib needed\n");
  1037. /* assume that caller will actually do calib ...
  1038. * update the "last temperature" value */
  1039. priv->last_temperature = priv->temperature;
  1040. return 1;
  1041. }
  1042. #define IWL_MAX_GAIN_ENTRIES 78
  1043. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  1044. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  1045. /* radio and DSP power table, each step is 1/2 dB.
  1046. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  1047. static struct iwl_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  1048. {
  1049. {251, 127}, /* 2.4 GHz, highest power */
  1050. {251, 127},
  1051. {251, 127},
  1052. {251, 127},
  1053. {251, 125},
  1054. {251, 110},
  1055. {251, 105},
  1056. {251, 98},
  1057. {187, 125},
  1058. {187, 115},
  1059. {187, 108},
  1060. {187, 99},
  1061. {243, 119},
  1062. {243, 111},
  1063. {243, 105},
  1064. {243, 97},
  1065. {243, 92},
  1066. {211, 106},
  1067. {211, 100},
  1068. {179, 120},
  1069. {179, 113},
  1070. {179, 107},
  1071. {147, 125},
  1072. {147, 119},
  1073. {147, 112},
  1074. {147, 106},
  1075. {147, 101},
  1076. {147, 97},
  1077. {147, 91},
  1078. {115, 107},
  1079. {235, 121},
  1080. {235, 115},
  1081. {235, 109},
  1082. {203, 127},
  1083. {203, 121},
  1084. {203, 115},
  1085. {203, 108},
  1086. {203, 102},
  1087. {203, 96},
  1088. {203, 92},
  1089. {171, 110},
  1090. {171, 104},
  1091. {171, 98},
  1092. {139, 116},
  1093. {227, 125},
  1094. {227, 119},
  1095. {227, 113},
  1096. {227, 107},
  1097. {227, 101},
  1098. {227, 96},
  1099. {195, 113},
  1100. {195, 106},
  1101. {195, 102},
  1102. {195, 95},
  1103. {163, 113},
  1104. {163, 106},
  1105. {163, 102},
  1106. {163, 95},
  1107. {131, 113},
  1108. {131, 106},
  1109. {131, 102},
  1110. {131, 95},
  1111. {99, 113},
  1112. {99, 106},
  1113. {99, 102},
  1114. {99, 95},
  1115. {67, 113},
  1116. {67, 106},
  1117. {67, 102},
  1118. {67, 95},
  1119. {35, 113},
  1120. {35, 106},
  1121. {35, 102},
  1122. {35, 95},
  1123. {3, 113},
  1124. {3, 106},
  1125. {3, 102},
  1126. {3, 95} }, /* 2.4 GHz, lowest power */
  1127. {
  1128. {251, 127}, /* 5.x GHz, highest power */
  1129. {251, 120},
  1130. {251, 114},
  1131. {219, 119},
  1132. {219, 101},
  1133. {187, 113},
  1134. {187, 102},
  1135. {155, 114},
  1136. {155, 103},
  1137. {123, 117},
  1138. {123, 107},
  1139. {123, 99},
  1140. {123, 92},
  1141. {91, 108},
  1142. {59, 125},
  1143. {59, 118},
  1144. {59, 109},
  1145. {59, 102},
  1146. {59, 96},
  1147. {59, 90},
  1148. {27, 104},
  1149. {27, 98},
  1150. {27, 92},
  1151. {115, 118},
  1152. {115, 111},
  1153. {115, 104},
  1154. {83, 126},
  1155. {83, 121},
  1156. {83, 113},
  1157. {83, 105},
  1158. {83, 99},
  1159. {51, 118},
  1160. {51, 111},
  1161. {51, 104},
  1162. {51, 98},
  1163. {19, 116},
  1164. {19, 109},
  1165. {19, 102},
  1166. {19, 98},
  1167. {19, 93},
  1168. {171, 113},
  1169. {171, 107},
  1170. {171, 99},
  1171. {139, 120},
  1172. {139, 113},
  1173. {139, 107},
  1174. {139, 99},
  1175. {107, 120},
  1176. {107, 113},
  1177. {107, 107},
  1178. {107, 99},
  1179. {75, 120},
  1180. {75, 113},
  1181. {75, 107},
  1182. {75, 99},
  1183. {43, 120},
  1184. {43, 113},
  1185. {43, 107},
  1186. {43, 99},
  1187. {11, 120},
  1188. {11, 113},
  1189. {11, 107},
  1190. {11, 99},
  1191. {131, 107},
  1192. {131, 99},
  1193. {99, 120},
  1194. {99, 113},
  1195. {99, 107},
  1196. {99, 99},
  1197. {67, 120},
  1198. {67, 113},
  1199. {67, 107},
  1200. {67, 99},
  1201. {35, 120},
  1202. {35, 113},
  1203. {35, 107},
  1204. {35, 99},
  1205. {3, 120} } /* 5.x GHz, lowest power */
  1206. };
  1207. static inline u8 iwl_hw_reg_fix_power_index(int index)
  1208. {
  1209. if (index < 0)
  1210. return 0;
  1211. if (index >= IWL_MAX_GAIN_ENTRIES)
  1212. return IWL_MAX_GAIN_ENTRIES - 1;
  1213. return (u8) index;
  1214. }
  1215. /* Kick off thermal recalibration check every 60 seconds */
  1216. #define REG_RECALIB_PERIOD (60)
  1217. /**
  1218. * iwl_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1219. *
  1220. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1221. * or 6 Mbit (OFDM) rates.
  1222. */
  1223. static void iwl_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
  1224. s32 rate_index, const s8 *clip_pwrs,
  1225. struct iwl_channel_info *ch_info,
  1226. int band_index)
  1227. {
  1228. struct iwl_scan_power_info *scan_power_info;
  1229. s8 power;
  1230. u8 power_index;
  1231. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1232. /* use this channel group's 6Mbit clipping/saturation pwr,
  1233. * but cap at regulatory scan power restriction (set during init
  1234. * based on eeprom channel data) for this channel. */
  1235. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX]);
  1236. /* further limit to user's max power preference.
  1237. * FIXME: Other spectrum management power limitations do not
  1238. * seem to apply?? */
  1239. power = min(power, priv->user_txpower_limit);
  1240. scan_power_info->requested_power = power;
  1241. /* find difference between new scan *power* and current "normal"
  1242. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1243. * current "normal" temperature-compensated Tx power *index* for
  1244. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1245. * *index*. */
  1246. power_index = ch_info->power_info[rate_index].power_table_index
  1247. - (power - ch_info->power_info
  1248. [IWL_RATE_6M_INDEX].requested_power) * 2;
  1249. /* store reference index that we use when adjusting *all* scan
  1250. * powers. So we can accommodate user (all channel) or spectrum
  1251. * management (single channel) power changes "between" temperature
  1252. * feedback compensation procedures.
  1253. * don't force fit this reference index into gain table; it may be a
  1254. * negative number. This will help avoid errors when we're at
  1255. * the lower bounds (highest gains, for warmest temperatures)
  1256. * of the table. */
  1257. /* don't exceed table bounds for "real" setting */
  1258. power_index = iwl_hw_reg_fix_power_index(power_index);
  1259. scan_power_info->power_table_index = power_index;
  1260. scan_power_info->tpc.tx_gain =
  1261. power_gain_table[band_index][power_index].tx_gain;
  1262. scan_power_info->tpc.dsp_atten =
  1263. power_gain_table[band_index][power_index].dsp_atten;
  1264. }
  1265. /**
  1266. * iwl_hw_reg_send_txpower - fill in Tx Power command with gain settings
  1267. *
  1268. * Configures power settings for all rates for the current channel,
  1269. * using values from channel info struct, and send to NIC
  1270. */
  1271. int iwl_hw_reg_send_txpower(struct iwl_priv *priv)
  1272. {
  1273. int rate_idx;
  1274. const struct iwl_channel_info *ch_info = NULL;
  1275. struct iwl_txpowertable_cmd txpower = {
  1276. .channel = priv->active_rxon.channel,
  1277. };
  1278. txpower.band = (priv->phymode == MODE_IEEE80211A) ? 0 : 1;
  1279. ch_info = iwl_get_channel_info(priv,
  1280. priv->phymode,
  1281. le16_to_cpu(priv->active_rxon.channel));
  1282. if (!ch_info) {
  1283. IWL_ERROR
  1284. ("Failed to get channel info for channel %d [%d]\n",
  1285. le16_to_cpu(priv->active_rxon.channel), priv->phymode);
  1286. return -EINVAL;
  1287. }
  1288. if (!is_channel_valid(ch_info)) {
  1289. IWL_DEBUG_POWER("Not calling TX_PWR_TABLE_CMD on "
  1290. "non-Tx channel.\n");
  1291. return 0;
  1292. }
  1293. /* fill cmd with power settings for all rates for current channel */
  1294. for (rate_idx = 0; rate_idx < IWL_RATE_COUNT; rate_idx++) {
  1295. txpower.power[rate_idx].tpc = ch_info->power_info[rate_idx].tpc;
  1296. txpower.power[rate_idx].rate = iwl_rates[rate_idx].plcp;
  1297. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1298. le16_to_cpu(txpower.channel),
  1299. txpower.band,
  1300. txpower.power[rate_idx].tpc.tx_gain,
  1301. txpower.power[rate_idx].tpc.dsp_atten,
  1302. txpower.power[rate_idx].rate);
  1303. }
  1304. return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1305. sizeof(struct iwl_txpowertable_cmd), &txpower);
  1306. }
  1307. /**
  1308. * iwl_hw_reg_set_new_power - Configures power tables at new levels
  1309. * @ch_info: Channel to update. Uses power_info.requested_power.
  1310. *
  1311. * Replace requested_power and base_power_index ch_info fields for
  1312. * one channel.
  1313. *
  1314. * Called if user or spectrum management changes power preferences.
  1315. * Takes into account h/w and modulation limitations (clip power).
  1316. *
  1317. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1318. *
  1319. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1320. * properly fill out the scan powers, and actual h/w gain settings,
  1321. * and send changes to NIC
  1322. */
  1323. static int iwl_hw_reg_set_new_power(struct iwl_priv *priv,
  1324. struct iwl_channel_info *ch_info)
  1325. {
  1326. struct iwl_channel_power_info *power_info;
  1327. int power_changed = 0;
  1328. int i;
  1329. const s8 *clip_pwrs;
  1330. int power;
  1331. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1332. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1333. /* Get this channel's rate-to-current-power settings table */
  1334. power_info = ch_info->power_info;
  1335. /* update OFDM Txpower settings */
  1336. for (i = IWL_FIRST_OFDM_RATE; i <= IWL_LAST_OFDM_RATE;
  1337. i++, ++power_info) {
  1338. int delta_idx;
  1339. /* limit new power to be no more than h/w capability */
  1340. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1341. if (power == power_info->requested_power)
  1342. continue;
  1343. /* find difference between old and new requested powers,
  1344. * update base (non-temp-compensated) power index */
  1345. delta_idx = (power - power_info->requested_power) * 2;
  1346. power_info->base_power_index -= delta_idx;
  1347. /* save new requested power value */
  1348. power_info->requested_power = power;
  1349. power_changed = 1;
  1350. }
  1351. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1352. * ... all CCK power settings for a given channel are the *same*. */
  1353. if (power_changed) {
  1354. power =
  1355. ch_info->power_info[IWL_RATE_12M_INDEX].
  1356. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1357. /* do all CCK rates' iwl_channel_power_info structures */
  1358. for (i = IWL_FIRST_CCK_RATE; i <= IWL_LAST_CCK_RATE; i++) {
  1359. power_info->requested_power = power;
  1360. power_info->base_power_index =
  1361. ch_info->power_info[IWL_RATE_12M_INDEX].
  1362. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1363. ++power_info;
  1364. }
  1365. }
  1366. return 0;
  1367. }
  1368. /**
  1369. * iwl_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1370. *
  1371. * NOTE: Returned power limit may be less (but not more) than requested,
  1372. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1373. * (no consideration for h/w clipping limitations).
  1374. */
  1375. static int iwl_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
  1376. {
  1377. s8 max_power;
  1378. #if 0
  1379. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1380. if (ch_info->tgd_data.max_power != 0)
  1381. max_power = min(ch_info->tgd_data.max_power,
  1382. ch_info->eeprom.max_power_avg);
  1383. /* else just use EEPROM limits */
  1384. else
  1385. #endif
  1386. max_power = ch_info->eeprom.max_power_avg;
  1387. return min(max_power, ch_info->max_power_avg);
  1388. }
  1389. /**
  1390. * iwl_hw_reg_comp_txpower_temp - Compensate for temperature
  1391. *
  1392. * Compensate txpower settings of *all* channels for temperature.
  1393. * This only accounts for the difference between current temperature
  1394. * and the factory calibration temperatures, and bases the new settings
  1395. * on the channel's base_power_index.
  1396. *
  1397. * If RxOn is "associated", this sends the new Txpower to NIC!
  1398. */
  1399. static int iwl_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
  1400. {
  1401. struct iwl_channel_info *ch_info = NULL;
  1402. int delta_index;
  1403. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1404. u8 a_band;
  1405. u8 rate_index;
  1406. u8 scan_tbl_index;
  1407. u8 i;
  1408. int ref_temp;
  1409. int temperature = priv->temperature;
  1410. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1411. for (i = 0; i < priv->channel_count; i++) {
  1412. ch_info = &priv->channel_info[i];
  1413. a_band = is_channel_a_band(ch_info);
  1414. /* Get this chnlgrp's factory calibration temperature */
  1415. ref_temp = (s16)priv->eeprom.groups[ch_info->group_index].
  1416. temperature;
  1417. /* get power index adjustment based on curr and factory
  1418. * temps */
  1419. delta_index = iwl_hw_reg_adjust_power_by_temp(temperature,
  1420. ref_temp);
  1421. /* set tx power value for all rates, OFDM and CCK */
  1422. for (rate_index = 0; rate_index < IWL_RATE_COUNT;
  1423. rate_index++) {
  1424. int power_idx =
  1425. ch_info->power_info[rate_index].base_power_index;
  1426. /* temperature compensate */
  1427. power_idx += delta_index;
  1428. /* stay within table range */
  1429. power_idx = iwl_hw_reg_fix_power_index(power_idx);
  1430. ch_info->power_info[rate_index].
  1431. power_table_index = (u8) power_idx;
  1432. ch_info->power_info[rate_index].tpc =
  1433. power_gain_table[a_band][power_idx];
  1434. }
  1435. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1436. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1437. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1438. for (scan_tbl_index = 0;
  1439. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1440. s32 actual_index = (scan_tbl_index == 0) ?
  1441. IWL_RATE_1M_INDEX : IWL_RATE_6M_INDEX;
  1442. iwl_hw_reg_set_scan_power(priv, scan_tbl_index,
  1443. actual_index, clip_pwrs,
  1444. ch_info, a_band);
  1445. }
  1446. }
  1447. /* send Txpower command for current channel to ucode */
  1448. return iwl_hw_reg_send_txpower(priv);
  1449. }
  1450. int iwl_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
  1451. {
  1452. struct iwl_channel_info *ch_info;
  1453. s8 max_power;
  1454. u8 a_band;
  1455. u8 i;
  1456. if (priv->user_txpower_limit == power) {
  1457. IWL_DEBUG_POWER("Requested Tx power same as current "
  1458. "limit: %ddBm.\n", power);
  1459. return 0;
  1460. }
  1461. IWL_DEBUG_POWER("Setting upper limit clamp to %ddBm.\n", power);
  1462. priv->user_txpower_limit = power;
  1463. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1464. for (i = 0; i < priv->channel_count; i++) {
  1465. ch_info = &priv->channel_info[i];
  1466. a_band = is_channel_a_band(ch_info);
  1467. /* find minimum power of all user and regulatory constraints
  1468. * (does not consider h/w clipping limitations) */
  1469. max_power = iwl_hw_reg_get_ch_txpower_limit(ch_info);
  1470. max_power = min(power, max_power);
  1471. if (max_power != ch_info->curr_txpow) {
  1472. ch_info->curr_txpow = max_power;
  1473. /* this considers the h/w clipping limitations */
  1474. iwl_hw_reg_set_new_power(priv, ch_info);
  1475. }
  1476. }
  1477. /* update txpower settings for all channels,
  1478. * send to NIC if associated. */
  1479. is_temp_calib_needed(priv);
  1480. iwl_hw_reg_comp_txpower_temp(priv);
  1481. return 0;
  1482. }
  1483. /* will add 3945 channel switch cmd handling later */
  1484. int iwl_hw_channel_switch(struct iwl_priv *priv, u16 channel)
  1485. {
  1486. return 0;
  1487. }
  1488. /**
  1489. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1490. *
  1491. * -- reset periodic timer
  1492. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1493. * -- correct coeffs for temp (can reset temp timer)
  1494. * -- save this temp as "last",
  1495. * -- send new set of gain settings to NIC
  1496. * NOTE: This should continue working, even when we're not associated,
  1497. * so we can keep our internal table of scan powers current. */
  1498. void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
  1499. {
  1500. /* This will kick in the "brute force"
  1501. * iwl_hw_reg_comp_txpower_temp() below */
  1502. if (!is_temp_calib_needed(priv))
  1503. goto reschedule;
  1504. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1505. * This is based *only* on current temperature,
  1506. * ignoring any previous power measurements */
  1507. iwl_hw_reg_comp_txpower_temp(priv);
  1508. reschedule:
  1509. queue_delayed_work(priv->workqueue,
  1510. &priv->thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1511. }
  1512. void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1513. {
  1514. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1515. thermal_periodic.work);
  1516. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1517. return;
  1518. mutex_lock(&priv->mutex);
  1519. iwl3945_reg_txpower_periodic(priv);
  1520. mutex_unlock(&priv->mutex);
  1521. }
  1522. /**
  1523. * iwl_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1524. * for the channel.
  1525. *
  1526. * This function is used when initializing channel-info structs.
  1527. *
  1528. * NOTE: These channel groups do *NOT* match the bands above!
  1529. * These channel groups are based on factory-tested channels;
  1530. * on A-band, EEPROM's "group frequency" entries represent the top
  1531. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1532. */
  1533. static u16 iwl_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
  1534. const struct iwl_channel_info *ch_info)
  1535. {
  1536. struct iwl_eeprom_txpower_group *ch_grp = &priv->eeprom.groups[0];
  1537. u8 group;
  1538. u16 group_index = 0; /* based on factory calib frequencies */
  1539. u8 grp_channel;
  1540. /* Find the group index for the channel ... don't use index 1(?) */
  1541. if (is_channel_a_band(ch_info)) {
  1542. for (group = 1; group < 5; group++) {
  1543. grp_channel = ch_grp[group].group_channel;
  1544. if (ch_info->channel <= grp_channel) {
  1545. group_index = group;
  1546. break;
  1547. }
  1548. }
  1549. /* group 4 has a few channels *above* its factory cal freq */
  1550. if (group == 5)
  1551. group_index = 4;
  1552. } else
  1553. group_index = 0; /* 2.4 GHz, group 0 */
  1554. IWL_DEBUG_POWER("Chnl %d mapped to grp %d\n", ch_info->channel,
  1555. group_index);
  1556. return group_index;
  1557. }
  1558. /**
  1559. * iwl_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1560. *
  1561. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1562. * into radio/DSP gain settings table for requested power.
  1563. */
  1564. static int iwl_hw_reg_get_matched_power_index(struct iwl_priv *priv,
  1565. s8 requested_power,
  1566. s32 setting_index, s32 *new_index)
  1567. {
  1568. const struct iwl_eeprom_txpower_group *chnl_grp = NULL;
  1569. s32 index0, index1;
  1570. s32 power = 2 * requested_power;
  1571. s32 i;
  1572. const struct iwl_eeprom_txpower_sample *samples;
  1573. s32 gains0, gains1;
  1574. s32 res;
  1575. s32 denominator;
  1576. chnl_grp = &priv->eeprom.groups[setting_index];
  1577. samples = chnl_grp->samples;
  1578. for (i = 0; i < 5; i++) {
  1579. if (power == samples[i].power) {
  1580. *new_index = samples[i].gain_index;
  1581. return 0;
  1582. }
  1583. }
  1584. if (power > samples[1].power) {
  1585. index0 = 0;
  1586. index1 = 1;
  1587. } else if (power > samples[2].power) {
  1588. index0 = 1;
  1589. index1 = 2;
  1590. } else if (power > samples[3].power) {
  1591. index0 = 2;
  1592. index1 = 3;
  1593. } else {
  1594. index0 = 3;
  1595. index1 = 4;
  1596. }
  1597. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1598. if (denominator == 0)
  1599. return -EINVAL;
  1600. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1601. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1602. res = gains0 + (gains1 - gains0) *
  1603. ((s32) power - (s32) samples[index0].power) / denominator +
  1604. (1 << 18);
  1605. *new_index = res >> 19;
  1606. return 0;
  1607. }
  1608. static void iwl_hw_reg_init_channel_groups(struct iwl_priv *priv)
  1609. {
  1610. u32 i;
  1611. s32 rate_index;
  1612. const struct iwl_eeprom_txpower_group *group;
  1613. IWL_DEBUG_POWER("Initializing factory calib info from EEPROM\n");
  1614. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1615. s8 *clip_pwrs; /* table of power levels for each rate */
  1616. s8 satur_pwr; /* saturation power for each chnl group */
  1617. group = &priv->eeprom.groups[i];
  1618. /* sanity check on factory saturation power value */
  1619. if (group->saturation_power < 40) {
  1620. IWL_WARNING("Error: saturation power is %d, "
  1621. "less than minimum expected 40\n",
  1622. group->saturation_power);
  1623. return;
  1624. }
  1625. /*
  1626. * Derive requested power levels for each rate, based on
  1627. * hardware capabilities (saturation power for band).
  1628. * Basic value is 3dB down from saturation, with further
  1629. * power reductions for highest 3 data rates. These
  1630. * backoffs provide headroom for high rate modulation
  1631. * power peaks, without too much distortion (clipping).
  1632. */
  1633. /* we'll fill in this array with h/w max power levels */
  1634. clip_pwrs = (s8 *) priv->clip_groups[i].clip_powers;
  1635. /* divide factory saturation power by 2 to find -3dB level */
  1636. satur_pwr = (s8) (group->saturation_power >> 1);
  1637. /* fill in channel group's nominal powers for each rate */
  1638. for (rate_index = 0;
  1639. rate_index < IWL_RATE_COUNT; rate_index++, clip_pwrs++) {
  1640. switch (rate_index) {
  1641. case IWL_RATE_36M_INDEX:
  1642. if (i == 0) /* B/G */
  1643. *clip_pwrs = satur_pwr;
  1644. else /* A */
  1645. *clip_pwrs = satur_pwr - 5;
  1646. break;
  1647. case IWL_RATE_48M_INDEX:
  1648. if (i == 0)
  1649. *clip_pwrs = satur_pwr - 7;
  1650. else
  1651. *clip_pwrs = satur_pwr - 10;
  1652. break;
  1653. case IWL_RATE_54M_INDEX:
  1654. if (i == 0)
  1655. *clip_pwrs = satur_pwr - 9;
  1656. else
  1657. *clip_pwrs = satur_pwr - 12;
  1658. break;
  1659. default:
  1660. *clip_pwrs = satur_pwr;
  1661. break;
  1662. }
  1663. }
  1664. }
  1665. }
  1666. /**
  1667. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1668. *
  1669. * Second pass (during init) to set up priv->channel_info
  1670. *
  1671. * Set up Tx-power settings in our channel info database for each VALID
  1672. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1673. * and current temperature.
  1674. *
  1675. * Since this is based on current temperature (at init time), these values may
  1676. * not be valid for very long, but it gives us a starting/default point,
  1677. * and allows us to active (i.e. using Tx) scan.
  1678. *
  1679. * This does *not* write values to NIC, just sets up our internal table.
  1680. */
  1681. int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
  1682. {
  1683. struct iwl_channel_info *ch_info = NULL;
  1684. struct iwl_channel_power_info *pwr_info;
  1685. int delta_index;
  1686. u8 rate_index;
  1687. u8 scan_tbl_index;
  1688. const s8 *clip_pwrs; /* array of power levels for each rate */
  1689. u8 gain, dsp_atten;
  1690. s8 power;
  1691. u8 pwr_index, base_pwr_index, a_band;
  1692. u8 i;
  1693. int temperature;
  1694. /* save temperature reference,
  1695. * so we can determine next time to calibrate */
  1696. temperature = iwl_hw_reg_txpower_get_temperature(priv);
  1697. priv->last_temperature = temperature;
  1698. iwl_hw_reg_init_channel_groups(priv);
  1699. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1700. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  1701. i++, ch_info++) {
  1702. a_band = is_channel_a_band(ch_info);
  1703. if (!is_channel_valid(ch_info))
  1704. continue;
  1705. /* find this channel's channel group (*not* "band") index */
  1706. ch_info->group_index =
  1707. iwl_hw_reg_get_ch_grp_index(priv, ch_info);
  1708. /* Get this chnlgrp's rate->max/clip-powers table */
  1709. clip_pwrs = priv->clip_groups[ch_info->group_index].clip_powers;
  1710. /* calculate power index *adjustment* value according to
  1711. * diff between current temperature and factory temperature */
  1712. delta_index = iwl_hw_reg_adjust_power_by_temp(temperature,
  1713. priv->eeprom.groups[ch_info->group_index].
  1714. temperature);
  1715. IWL_DEBUG_POWER("Delta index for channel %d: %d [%d]\n",
  1716. ch_info->channel, delta_index, temperature +
  1717. IWL_TEMP_CONVERT);
  1718. /* set tx power value for all OFDM rates */
  1719. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  1720. rate_index++) {
  1721. s32 power_idx;
  1722. int rc;
  1723. /* use channel group's clip-power table,
  1724. * but don't exceed channel's max power */
  1725. s8 pwr = min(ch_info->max_power_avg,
  1726. clip_pwrs[rate_index]);
  1727. pwr_info = &ch_info->power_info[rate_index];
  1728. /* get base (i.e. at factory-measured temperature)
  1729. * power table index for this rate's power */
  1730. rc = iwl_hw_reg_get_matched_power_index(priv, pwr,
  1731. ch_info->group_index,
  1732. &power_idx);
  1733. if (rc) {
  1734. IWL_ERROR("Invalid power index\n");
  1735. return rc;
  1736. }
  1737. pwr_info->base_power_index = (u8) power_idx;
  1738. /* temperature compensate */
  1739. power_idx += delta_index;
  1740. /* stay within range of gain table */
  1741. power_idx = iwl_hw_reg_fix_power_index(power_idx);
  1742. /* fill 1 OFDM rate's iwl_channel_power_info struct */
  1743. pwr_info->requested_power = pwr;
  1744. pwr_info->power_table_index = (u8) power_idx;
  1745. pwr_info->tpc.tx_gain =
  1746. power_gain_table[a_band][power_idx].tx_gain;
  1747. pwr_info->tpc.dsp_atten =
  1748. power_gain_table[a_band][power_idx].dsp_atten;
  1749. }
  1750. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1751. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX];
  1752. power = pwr_info->requested_power +
  1753. IWL_CCK_FROM_OFDM_POWER_DIFF;
  1754. pwr_index = pwr_info->power_table_index +
  1755. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1756. base_pwr_index = pwr_info->base_power_index +
  1757. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1758. /* stay within table range */
  1759. pwr_index = iwl_hw_reg_fix_power_index(pwr_index);
  1760. gain = power_gain_table[a_band][pwr_index].tx_gain;
  1761. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  1762. /* fill each CCK rate's iwl_channel_power_info structure
  1763. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1764. * NOTE: CCK rates start at end of OFDM rates! */
  1765. for (rate_index = IWL_OFDM_RATES;
  1766. rate_index < IWL_RATE_COUNT; rate_index++) {
  1767. pwr_info = &ch_info->power_info[rate_index];
  1768. pwr_info->requested_power = power;
  1769. pwr_info->power_table_index = pwr_index;
  1770. pwr_info->base_power_index = base_pwr_index;
  1771. pwr_info->tpc.tx_gain = gain;
  1772. pwr_info->tpc.dsp_atten = dsp_atten;
  1773. }
  1774. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1775. for (scan_tbl_index = 0;
  1776. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1777. s32 actual_index = (scan_tbl_index == 0) ?
  1778. IWL_RATE_1M_INDEX : IWL_RATE_6M_INDEX;
  1779. iwl_hw_reg_set_scan_power(priv, scan_tbl_index,
  1780. actual_index, clip_pwrs, ch_info, a_band);
  1781. }
  1782. }
  1783. return 0;
  1784. }
  1785. int iwl_hw_rxq_stop(struct iwl_priv *priv)
  1786. {
  1787. int rc;
  1788. unsigned long flags;
  1789. spin_lock_irqsave(&priv->lock, flags);
  1790. rc = iwl_grab_restricted_access(priv);
  1791. if (rc) {
  1792. spin_unlock_irqrestore(&priv->lock, flags);
  1793. return rc;
  1794. }
  1795. iwl_write_restricted(priv, FH_RCSR_CONFIG(0), 0);
  1796. rc = iwl_poll_restricted_bit(priv, FH_RSSR_STATUS, (1 << 24), 1000);
  1797. if (rc < 0)
  1798. IWL_ERROR("Can't stop Rx DMA.\n");
  1799. iwl_release_restricted_access(priv);
  1800. spin_unlock_irqrestore(&priv->lock, flags);
  1801. return 0;
  1802. }
  1803. int iwl_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  1804. {
  1805. int rc;
  1806. unsigned long flags;
  1807. int txq_id = txq->q.id;
  1808. struct iwl_shared *shared_data = priv->hw_setting.shared_virt;
  1809. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  1810. spin_lock_irqsave(&priv->lock, flags);
  1811. rc = iwl_grab_restricted_access(priv);
  1812. if (rc) {
  1813. spin_unlock_irqrestore(&priv->lock, flags);
  1814. return rc;
  1815. }
  1816. iwl_write_restricted(priv, FH_CBCC_CTRL(txq_id), 0);
  1817. iwl_write_restricted(priv, FH_CBCC_BASE(txq_id), 0);
  1818. iwl_write_restricted(priv, FH_TCSR_CONFIG(txq_id),
  1819. ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  1820. ALM_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  1821. ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  1822. ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  1823. ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  1824. iwl_release_restricted_access(priv);
  1825. /* fake read to flush all prev. writes */
  1826. iwl_read32(priv, FH_TSSR_CBB_BASE);
  1827. spin_unlock_irqrestore(&priv->lock, flags);
  1828. return 0;
  1829. }
  1830. int iwl_hw_get_rx_read(struct iwl_priv *priv)
  1831. {
  1832. struct iwl_shared *shared_data = priv->hw_setting.shared_virt;
  1833. return le32_to_cpu(shared_data->rx_read_ptr[0]);
  1834. }
  1835. /**
  1836. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  1837. */
  1838. int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
  1839. {
  1840. int rc, i;
  1841. struct iwl_rate_scaling_cmd rate_cmd = {
  1842. .reserved = {0, 0, 0},
  1843. };
  1844. struct iwl_rate_scaling_info *table = rate_cmd.table;
  1845. for (i = 0; i < ARRAY_SIZE(iwl_rates); i++) {
  1846. table[i].rate_n_flags =
  1847. iwl_hw_set_rate_n_flags(iwl_rates[i].plcp, 0);
  1848. table[i].try_cnt = priv->retry_rate;
  1849. table[i].next_rate_index = iwl_get_prev_ieee_rate(i);
  1850. }
  1851. switch (priv->phymode) {
  1852. case MODE_IEEE80211A:
  1853. IWL_DEBUG_RATE("Select A mode rate scale\n");
  1854. /* If one of the following CCK rates is used,
  1855. * have it fall back to the 6M OFDM rate */
  1856. for (i = IWL_FIRST_CCK_RATE; i <= IWL_LAST_CCK_RATE; i++)
  1857. table[i].next_rate_index = IWL_FIRST_OFDM_RATE;
  1858. /* Don't fall back to CCK rates */
  1859. table[IWL_RATE_12M_INDEX].next_rate_index = IWL_RATE_9M_INDEX;
  1860. /* Don't drop out of OFDM rates */
  1861. table[IWL_FIRST_OFDM_RATE].next_rate_index =
  1862. IWL_FIRST_OFDM_RATE;
  1863. break;
  1864. case MODE_IEEE80211B:
  1865. IWL_DEBUG_RATE("Select B mode rate scale\n");
  1866. /* If an OFDM rate is used, have it fall back to the
  1867. * 1M CCK rates */
  1868. for (i = IWL_FIRST_OFDM_RATE; i <= IWL_LAST_OFDM_RATE; i++)
  1869. table[i].next_rate_index = IWL_FIRST_CCK_RATE;
  1870. /* CCK shouldn't fall back to OFDM... */
  1871. table[IWL_RATE_11M_INDEX].next_rate_index = IWL_RATE_5M_INDEX;
  1872. break;
  1873. default:
  1874. IWL_DEBUG_RATE("Select G mode rate scale\n");
  1875. break;
  1876. }
  1877. /* Update the rate scaling for control frame Tx */
  1878. rate_cmd.table_id = 0;
  1879. rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  1880. &rate_cmd);
  1881. if (rc)
  1882. return rc;
  1883. /* Update the rate scaling for data frame Tx */
  1884. rate_cmd.table_id = 1;
  1885. return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  1886. &rate_cmd);
  1887. }
  1888. int iwl_hw_set_hw_setting(struct iwl_priv *priv)
  1889. {
  1890. memset((void *)&priv->hw_setting, 0,
  1891. sizeof(struct iwl_driver_hw_info));
  1892. priv->hw_setting.shared_virt =
  1893. pci_alloc_consistent(priv->pci_dev,
  1894. sizeof(struct iwl_shared),
  1895. &priv->hw_setting.shared_phys);
  1896. if (!priv->hw_setting.shared_virt) {
  1897. IWL_ERROR("failed to allocate pci memory\n");
  1898. mutex_unlock(&priv->mutex);
  1899. return -ENOMEM;
  1900. }
  1901. priv->hw_setting.ac_queue_count = AC_NUM;
  1902. priv->hw_setting.rx_buffer_size = IWL_RX_BUF_SIZE;
  1903. priv->hw_setting.tx_cmd_len = sizeof(struct iwl_tx_cmd);
  1904. priv->hw_setting.max_rxq_size = RX_QUEUE_SIZE;
  1905. priv->hw_setting.max_rxq_log = RX_QUEUE_SIZE_LOG;
  1906. priv->hw_setting.cck_flag = 0;
  1907. priv->hw_setting.max_stations = IWL3945_STATION_COUNT;
  1908. priv->hw_setting.bcast_sta_id = IWL3945_BROADCAST_ID;
  1909. return 0;
  1910. }
  1911. unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  1912. struct iwl_frame *frame, u8 rate)
  1913. {
  1914. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  1915. unsigned int frame_size;
  1916. tx_beacon_cmd = (struct iwl_tx_beacon_cmd *)&frame->u;
  1917. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  1918. tx_beacon_cmd->tx.sta_id = IWL3945_BROADCAST_ID;
  1919. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  1920. frame_size = iwl_fill_beacon_frame(priv,
  1921. tx_beacon_cmd->frame,
  1922. BROADCAST_ADDR,
  1923. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  1924. BUG_ON(frame_size > MAX_MPDU_SIZE);
  1925. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  1926. tx_beacon_cmd->tx.rate = rate;
  1927. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  1928. TX_CMD_FLG_TSF_MSK);
  1929. /* supp_rates[0] == OFDM */
  1930. tx_beacon_cmd->tx.supp_rates[0] = IWL_OFDM_BASIC_RATES_MASK;
  1931. /* supp_rates[1] == CCK
  1932. *
  1933. * NOTE: IWL_*_RATES_MASK are not in the order that supp_rates
  1934. * expects so we have to shift them around.
  1935. *
  1936. * supp_rates expects:
  1937. * CCK rates are bit0..3
  1938. *
  1939. * However IWL_*_RATES_MASK has:
  1940. * CCK rates are bit8..11
  1941. */
  1942. tx_beacon_cmd->tx.supp_rates[1] =
  1943. (IWL_CCK_BASIC_RATES_MASK >> 8) & 0xF;
  1944. return (sizeof(struct iwl_tx_beacon_cmd) + frame_size);
  1945. }
  1946. void iwl_hw_rx_handler_setup(struct iwl_priv *priv)
  1947. {
  1948. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  1949. }
  1950. void iwl_hw_setup_deferred_work(struct iwl_priv *priv)
  1951. {
  1952. INIT_DELAYED_WORK(&priv->thermal_periodic,
  1953. iwl3945_bg_reg_txpower_periodic);
  1954. }
  1955. void iwl_hw_cancel_deferred_work(struct iwl_priv *priv)
  1956. {
  1957. cancel_delayed_work(&priv->thermal_periodic);
  1958. }
  1959. struct pci_device_id iwl_hw_card_ids[] = {
  1960. {0x8086, 0x4222, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1961. {0x8086, 0x4227, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1962. {0}
  1963. };
  1964. inline int iwl_eeprom_aqcuire_semaphore(struct iwl_priv *priv)
  1965. {
  1966. _iwl_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  1967. return 0;
  1968. }
  1969. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);