skge.c 101 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916
  1. /*
  2. * New driver for Marvell Yukon chipset and SysKonnect Gigabit
  3. * Ethernet adapters. Based on earlier sk98lin, e100 and
  4. * FreeBSD if_sk drivers.
  5. *
  6. * This driver intentionally does not support all the features
  7. * of the original driver such as link fail-over and link management because
  8. * those should be done at higher levels.
  9. *
  10. * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/in.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/moduleparam.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/delay.h>
  36. #include <linux/crc32.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/mii.h>
  39. #include <asm/irq.h>
  40. #include "skge.h"
  41. #define DRV_NAME "skge"
  42. #define DRV_VERSION "1.11"
  43. #define PFX DRV_NAME " "
  44. #define DEFAULT_TX_RING_SIZE 128
  45. #define DEFAULT_RX_RING_SIZE 512
  46. #define MAX_TX_RING_SIZE 1024
  47. #define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
  48. #define MAX_RX_RING_SIZE 4096
  49. #define RX_COPY_THRESHOLD 128
  50. #define RX_BUF_SIZE 1536
  51. #define PHY_RETRIES 1000
  52. #define ETH_JUMBO_MTU 9000
  53. #define TX_WATCHDOG (5 * HZ)
  54. #define NAPI_WEIGHT 64
  55. #define BLINK_MS 250
  56. #define LINK_HZ (HZ/2)
  57. MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
  58. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  59. MODULE_LICENSE("GPL");
  60. MODULE_VERSION(DRV_VERSION);
  61. static const u32 default_msg
  62. = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
  63. | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
  64. static int debug = -1; /* defaults above */
  65. module_param(debug, int, 0);
  66. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  67. static const struct pci_device_id skge_id_table[] = {
  68. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
  69. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
  70. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
  71. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
  72. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T) },
  73. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* DGE-530T */
  74. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
  75. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
  76. { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
  77. { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
  78. { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 },
  79. { 0 }
  80. };
  81. MODULE_DEVICE_TABLE(pci, skge_id_table);
  82. static int skge_up(struct net_device *dev);
  83. static int skge_down(struct net_device *dev);
  84. static void skge_phy_reset(struct skge_port *skge);
  85. static void skge_tx_clean(struct net_device *dev);
  86. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  87. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  88. static void genesis_get_stats(struct skge_port *skge, u64 *data);
  89. static void yukon_get_stats(struct skge_port *skge, u64 *data);
  90. static void yukon_init(struct skge_hw *hw, int port);
  91. static void genesis_mac_init(struct skge_hw *hw, int port);
  92. static void genesis_link_up(struct skge_port *skge);
  93. /* Avoid conditionals by using array */
  94. static const int txqaddr[] = { Q_XA1, Q_XA2 };
  95. static const int rxqaddr[] = { Q_R1, Q_R2 };
  96. static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
  97. static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
  98. static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
  99. static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
  100. static int skge_get_regs_len(struct net_device *dev)
  101. {
  102. return 0x4000;
  103. }
  104. /*
  105. * Returns copy of whole control register region
  106. * Note: skip RAM address register because accessing it will
  107. * cause bus hangs!
  108. */
  109. static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  110. void *p)
  111. {
  112. const struct skge_port *skge = netdev_priv(dev);
  113. const void __iomem *io = skge->hw->regs;
  114. regs->version = 1;
  115. memset(p, 0, regs->len);
  116. memcpy_fromio(p, io, B3_RAM_ADDR);
  117. memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
  118. regs->len - B3_RI_WTO_R1);
  119. }
  120. /* Wake on Lan only supported on Yukon chips with rev 1 or above */
  121. static u32 wol_supported(const struct skge_hw *hw)
  122. {
  123. if (hw->chip_id == CHIP_ID_GENESIS)
  124. return 0;
  125. if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  126. return 0;
  127. return WAKE_MAGIC | WAKE_PHY;
  128. }
  129. static u32 pci_wake_enabled(struct pci_dev *dev)
  130. {
  131. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  132. u16 value;
  133. /* If device doesn't support PM Capabilities, but request is to disable
  134. * wake events, it's a nop; otherwise fail */
  135. if (!pm)
  136. return 0;
  137. pci_read_config_word(dev, pm + PCI_PM_PMC, &value);
  138. value &= PCI_PM_CAP_PME_MASK;
  139. value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
  140. return value != 0;
  141. }
  142. static void skge_wol_init(struct skge_port *skge)
  143. {
  144. struct skge_hw *hw = skge->hw;
  145. int port = skge->port;
  146. u16 ctrl;
  147. skge_write16(hw, B0_CTST, CS_RST_CLR);
  148. skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  149. /* Turn on Vaux */
  150. skge_write8(hw, B0_POWER_CTRL,
  151. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
  152. /* WA code for COMA mode -- clear PHY reset */
  153. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  154. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  155. u32 reg = skge_read32(hw, B2_GP_IO);
  156. reg |= GP_DIR_9;
  157. reg &= ~GP_IO_9;
  158. skge_write32(hw, B2_GP_IO, reg);
  159. }
  160. skge_write32(hw, SK_REG(port, GPHY_CTRL),
  161. GPC_DIS_SLEEP |
  162. GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
  163. GPC_ANEG_1 | GPC_RST_SET);
  164. skge_write32(hw, SK_REG(port, GPHY_CTRL),
  165. GPC_DIS_SLEEP |
  166. GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
  167. GPC_ANEG_1 | GPC_RST_CLR);
  168. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  169. /* Force to 10/100 skge_reset will re-enable on resume */
  170. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  171. PHY_AN_100FULL | PHY_AN_100HALF |
  172. PHY_AN_10FULL | PHY_AN_10HALF| PHY_AN_CSMA);
  173. /* no 1000 HD/FD */
  174. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
  175. gm_phy_write(hw, port, PHY_MARV_CTRL,
  176. PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
  177. PHY_CT_RE_CFG | PHY_CT_DUP_MD);
  178. /* Set GMAC to no flow control and auto update for speed/duplex */
  179. gma_write16(hw, port, GM_GP_CTRL,
  180. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  181. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  182. /* Set WOL address */
  183. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  184. skge->netdev->dev_addr, ETH_ALEN);
  185. /* Turn on appropriate WOL control bits */
  186. skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  187. ctrl = 0;
  188. if (skge->wol & WAKE_PHY)
  189. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  190. else
  191. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  192. if (skge->wol & WAKE_MAGIC)
  193. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  194. else
  195. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  196. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  197. skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  198. /* block receiver */
  199. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  200. }
  201. static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  202. {
  203. struct skge_port *skge = netdev_priv(dev);
  204. wol->supported = wol_supported(skge->hw);
  205. wol->wolopts = skge->wol;
  206. }
  207. static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  208. {
  209. struct skge_port *skge = netdev_priv(dev);
  210. struct skge_hw *hw = skge->hw;
  211. if (wol->wolopts & ~wol_supported(hw))
  212. return -EOPNOTSUPP;
  213. skge->wol = wol->wolopts;
  214. return 0;
  215. }
  216. /* Determine supported/advertised modes based on hardware.
  217. * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
  218. */
  219. static u32 skge_supported_modes(const struct skge_hw *hw)
  220. {
  221. u32 supported;
  222. if (hw->copper) {
  223. supported = SUPPORTED_10baseT_Half
  224. | SUPPORTED_10baseT_Full
  225. | SUPPORTED_100baseT_Half
  226. | SUPPORTED_100baseT_Full
  227. | SUPPORTED_1000baseT_Half
  228. | SUPPORTED_1000baseT_Full
  229. | SUPPORTED_Autoneg| SUPPORTED_TP;
  230. if (hw->chip_id == CHIP_ID_GENESIS)
  231. supported &= ~(SUPPORTED_10baseT_Half
  232. | SUPPORTED_10baseT_Full
  233. | SUPPORTED_100baseT_Half
  234. | SUPPORTED_100baseT_Full);
  235. else if (hw->chip_id == CHIP_ID_YUKON)
  236. supported &= ~SUPPORTED_1000baseT_Half;
  237. } else
  238. supported = SUPPORTED_1000baseT_Full | SUPPORTED_1000baseT_Half
  239. | SUPPORTED_FIBRE | SUPPORTED_Autoneg;
  240. return supported;
  241. }
  242. static int skge_get_settings(struct net_device *dev,
  243. struct ethtool_cmd *ecmd)
  244. {
  245. struct skge_port *skge = netdev_priv(dev);
  246. struct skge_hw *hw = skge->hw;
  247. ecmd->transceiver = XCVR_INTERNAL;
  248. ecmd->supported = skge_supported_modes(hw);
  249. if (hw->copper) {
  250. ecmd->port = PORT_TP;
  251. ecmd->phy_address = hw->phy_addr;
  252. } else
  253. ecmd->port = PORT_FIBRE;
  254. ecmd->advertising = skge->advertising;
  255. ecmd->autoneg = skge->autoneg;
  256. ecmd->speed = skge->speed;
  257. ecmd->duplex = skge->duplex;
  258. return 0;
  259. }
  260. static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  261. {
  262. struct skge_port *skge = netdev_priv(dev);
  263. const struct skge_hw *hw = skge->hw;
  264. u32 supported = skge_supported_modes(hw);
  265. if (ecmd->autoneg == AUTONEG_ENABLE) {
  266. ecmd->advertising = supported;
  267. skge->duplex = -1;
  268. skge->speed = -1;
  269. } else {
  270. u32 setting;
  271. switch (ecmd->speed) {
  272. case SPEED_1000:
  273. if (ecmd->duplex == DUPLEX_FULL)
  274. setting = SUPPORTED_1000baseT_Full;
  275. else if (ecmd->duplex == DUPLEX_HALF)
  276. setting = SUPPORTED_1000baseT_Half;
  277. else
  278. return -EINVAL;
  279. break;
  280. case SPEED_100:
  281. if (ecmd->duplex == DUPLEX_FULL)
  282. setting = SUPPORTED_100baseT_Full;
  283. else if (ecmd->duplex == DUPLEX_HALF)
  284. setting = SUPPORTED_100baseT_Half;
  285. else
  286. return -EINVAL;
  287. break;
  288. case SPEED_10:
  289. if (ecmd->duplex == DUPLEX_FULL)
  290. setting = SUPPORTED_10baseT_Full;
  291. else if (ecmd->duplex == DUPLEX_HALF)
  292. setting = SUPPORTED_10baseT_Half;
  293. else
  294. return -EINVAL;
  295. break;
  296. default:
  297. return -EINVAL;
  298. }
  299. if ((setting & supported) == 0)
  300. return -EINVAL;
  301. skge->speed = ecmd->speed;
  302. skge->duplex = ecmd->duplex;
  303. }
  304. skge->autoneg = ecmd->autoneg;
  305. skge->advertising = ecmd->advertising;
  306. if (netif_running(dev))
  307. skge_phy_reset(skge);
  308. return (0);
  309. }
  310. static void skge_get_drvinfo(struct net_device *dev,
  311. struct ethtool_drvinfo *info)
  312. {
  313. struct skge_port *skge = netdev_priv(dev);
  314. strcpy(info->driver, DRV_NAME);
  315. strcpy(info->version, DRV_VERSION);
  316. strcpy(info->fw_version, "N/A");
  317. strcpy(info->bus_info, pci_name(skge->hw->pdev));
  318. }
  319. static const struct skge_stat {
  320. char name[ETH_GSTRING_LEN];
  321. u16 xmac_offset;
  322. u16 gma_offset;
  323. } skge_stats[] = {
  324. { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
  325. { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
  326. { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
  327. { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
  328. { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
  329. { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
  330. { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
  331. { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
  332. { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
  333. { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
  334. { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
  335. { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
  336. { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
  337. { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
  338. { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
  339. { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
  340. { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  341. { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
  342. { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
  343. { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  344. { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
  345. };
  346. static int skge_get_sset_count(struct net_device *dev, int sset)
  347. {
  348. switch (sset) {
  349. case ETH_SS_STATS:
  350. return ARRAY_SIZE(skge_stats);
  351. default:
  352. return -EOPNOTSUPP;
  353. }
  354. }
  355. static void skge_get_ethtool_stats(struct net_device *dev,
  356. struct ethtool_stats *stats, u64 *data)
  357. {
  358. struct skge_port *skge = netdev_priv(dev);
  359. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  360. genesis_get_stats(skge, data);
  361. else
  362. yukon_get_stats(skge, data);
  363. }
  364. /* Use hardware MIB variables for critical path statistics and
  365. * transmit feedback not reported at interrupt.
  366. * Other errors are accounted for in interrupt handler.
  367. */
  368. static struct net_device_stats *skge_get_stats(struct net_device *dev)
  369. {
  370. struct skge_port *skge = netdev_priv(dev);
  371. u64 data[ARRAY_SIZE(skge_stats)];
  372. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  373. genesis_get_stats(skge, data);
  374. else
  375. yukon_get_stats(skge, data);
  376. skge->net_stats.tx_bytes = data[0];
  377. skge->net_stats.rx_bytes = data[1];
  378. skge->net_stats.tx_packets = data[2] + data[4] + data[6];
  379. skge->net_stats.rx_packets = data[3] + data[5] + data[7];
  380. skge->net_stats.multicast = data[3] + data[5];
  381. skge->net_stats.collisions = data[10];
  382. skge->net_stats.tx_aborted_errors = data[12];
  383. return &skge->net_stats;
  384. }
  385. static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  386. {
  387. int i;
  388. switch (stringset) {
  389. case ETH_SS_STATS:
  390. for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
  391. memcpy(data + i * ETH_GSTRING_LEN,
  392. skge_stats[i].name, ETH_GSTRING_LEN);
  393. break;
  394. }
  395. }
  396. static void skge_get_ring_param(struct net_device *dev,
  397. struct ethtool_ringparam *p)
  398. {
  399. struct skge_port *skge = netdev_priv(dev);
  400. p->rx_max_pending = MAX_RX_RING_SIZE;
  401. p->tx_max_pending = MAX_TX_RING_SIZE;
  402. p->rx_mini_max_pending = 0;
  403. p->rx_jumbo_max_pending = 0;
  404. p->rx_pending = skge->rx_ring.count;
  405. p->tx_pending = skge->tx_ring.count;
  406. p->rx_mini_pending = 0;
  407. p->rx_jumbo_pending = 0;
  408. }
  409. static int skge_set_ring_param(struct net_device *dev,
  410. struct ethtool_ringparam *p)
  411. {
  412. struct skge_port *skge = netdev_priv(dev);
  413. int err;
  414. if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
  415. p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
  416. return -EINVAL;
  417. skge->rx_ring.count = p->rx_pending;
  418. skge->tx_ring.count = p->tx_pending;
  419. if (netif_running(dev)) {
  420. skge_down(dev);
  421. err = skge_up(dev);
  422. if (err)
  423. dev_close(dev);
  424. }
  425. return 0;
  426. }
  427. static u32 skge_get_msglevel(struct net_device *netdev)
  428. {
  429. struct skge_port *skge = netdev_priv(netdev);
  430. return skge->msg_enable;
  431. }
  432. static void skge_set_msglevel(struct net_device *netdev, u32 value)
  433. {
  434. struct skge_port *skge = netdev_priv(netdev);
  435. skge->msg_enable = value;
  436. }
  437. static int skge_nway_reset(struct net_device *dev)
  438. {
  439. struct skge_port *skge = netdev_priv(dev);
  440. if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
  441. return -EINVAL;
  442. skge_phy_reset(skge);
  443. return 0;
  444. }
  445. static int skge_set_sg(struct net_device *dev, u32 data)
  446. {
  447. struct skge_port *skge = netdev_priv(dev);
  448. struct skge_hw *hw = skge->hw;
  449. if (hw->chip_id == CHIP_ID_GENESIS && data)
  450. return -EOPNOTSUPP;
  451. return ethtool_op_set_sg(dev, data);
  452. }
  453. static int skge_set_tx_csum(struct net_device *dev, u32 data)
  454. {
  455. struct skge_port *skge = netdev_priv(dev);
  456. struct skge_hw *hw = skge->hw;
  457. if (hw->chip_id == CHIP_ID_GENESIS && data)
  458. return -EOPNOTSUPP;
  459. return ethtool_op_set_tx_csum(dev, data);
  460. }
  461. static u32 skge_get_rx_csum(struct net_device *dev)
  462. {
  463. struct skge_port *skge = netdev_priv(dev);
  464. return skge->rx_csum;
  465. }
  466. /* Only Yukon supports checksum offload. */
  467. static int skge_set_rx_csum(struct net_device *dev, u32 data)
  468. {
  469. struct skge_port *skge = netdev_priv(dev);
  470. if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
  471. return -EOPNOTSUPP;
  472. skge->rx_csum = data;
  473. return 0;
  474. }
  475. static void skge_get_pauseparam(struct net_device *dev,
  476. struct ethtool_pauseparam *ecmd)
  477. {
  478. struct skge_port *skge = netdev_priv(dev);
  479. ecmd->rx_pause = (skge->flow_control == FLOW_MODE_SYMMETRIC)
  480. || (skge->flow_control == FLOW_MODE_SYM_OR_REM);
  481. ecmd->tx_pause = ecmd->rx_pause || (skge->flow_control == FLOW_MODE_LOC_SEND);
  482. ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
  483. }
  484. static int skge_set_pauseparam(struct net_device *dev,
  485. struct ethtool_pauseparam *ecmd)
  486. {
  487. struct skge_port *skge = netdev_priv(dev);
  488. struct ethtool_pauseparam old;
  489. skge_get_pauseparam(dev, &old);
  490. if (ecmd->autoneg != old.autoneg)
  491. skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
  492. else {
  493. if (ecmd->rx_pause && ecmd->tx_pause)
  494. skge->flow_control = FLOW_MODE_SYMMETRIC;
  495. else if (ecmd->rx_pause && !ecmd->tx_pause)
  496. skge->flow_control = FLOW_MODE_SYM_OR_REM;
  497. else if (!ecmd->rx_pause && ecmd->tx_pause)
  498. skge->flow_control = FLOW_MODE_LOC_SEND;
  499. else
  500. skge->flow_control = FLOW_MODE_NONE;
  501. }
  502. if (netif_running(dev))
  503. skge_phy_reset(skge);
  504. return 0;
  505. }
  506. /* Chip internal frequency for clock calculations */
  507. static inline u32 hwkhz(const struct skge_hw *hw)
  508. {
  509. return (hw->chip_id == CHIP_ID_GENESIS) ? 53125 : 78125;
  510. }
  511. /* Chip HZ to microseconds */
  512. static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
  513. {
  514. return (ticks * 1000) / hwkhz(hw);
  515. }
  516. /* Microseconds to chip HZ */
  517. static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
  518. {
  519. return hwkhz(hw) * usec / 1000;
  520. }
  521. static int skge_get_coalesce(struct net_device *dev,
  522. struct ethtool_coalesce *ecmd)
  523. {
  524. struct skge_port *skge = netdev_priv(dev);
  525. struct skge_hw *hw = skge->hw;
  526. int port = skge->port;
  527. ecmd->rx_coalesce_usecs = 0;
  528. ecmd->tx_coalesce_usecs = 0;
  529. if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
  530. u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
  531. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  532. if (msk & rxirqmask[port])
  533. ecmd->rx_coalesce_usecs = delay;
  534. if (msk & txirqmask[port])
  535. ecmd->tx_coalesce_usecs = delay;
  536. }
  537. return 0;
  538. }
  539. /* Note: interrupt timer is per board, but can turn on/off per port */
  540. static int skge_set_coalesce(struct net_device *dev,
  541. struct ethtool_coalesce *ecmd)
  542. {
  543. struct skge_port *skge = netdev_priv(dev);
  544. struct skge_hw *hw = skge->hw;
  545. int port = skge->port;
  546. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  547. u32 delay = 25;
  548. if (ecmd->rx_coalesce_usecs == 0)
  549. msk &= ~rxirqmask[port];
  550. else if (ecmd->rx_coalesce_usecs < 25 ||
  551. ecmd->rx_coalesce_usecs > 33333)
  552. return -EINVAL;
  553. else {
  554. msk |= rxirqmask[port];
  555. delay = ecmd->rx_coalesce_usecs;
  556. }
  557. if (ecmd->tx_coalesce_usecs == 0)
  558. msk &= ~txirqmask[port];
  559. else if (ecmd->tx_coalesce_usecs < 25 ||
  560. ecmd->tx_coalesce_usecs > 33333)
  561. return -EINVAL;
  562. else {
  563. msk |= txirqmask[port];
  564. delay = min(delay, ecmd->rx_coalesce_usecs);
  565. }
  566. skge_write32(hw, B2_IRQM_MSK, msk);
  567. if (msk == 0)
  568. skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
  569. else {
  570. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
  571. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  572. }
  573. return 0;
  574. }
  575. enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
  576. static void skge_led(struct skge_port *skge, enum led_mode mode)
  577. {
  578. struct skge_hw *hw = skge->hw;
  579. int port = skge->port;
  580. spin_lock_bh(&hw->phy_lock);
  581. if (hw->chip_id == CHIP_ID_GENESIS) {
  582. switch (mode) {
  583. case LED_MODE_OFF:
  584. if (hw->phy_type == SK_PHY_BCOM)
  585. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
  586. else {
  587. skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
  588. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
  589. }
  590. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  591. skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
  592. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
  593. break;
  594. case LED_MODE_ON:
  595. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
  596. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
  597. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  598. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  599. break;
  600. case LED_MODE_TST:
  601. skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
  602. skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
  603. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  604. if (hw->phy_type == SK_PHY_BCOM)
  605. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
  606. else {
  607. skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
  608. skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
  609. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  610. }
  611. }
  612. } else {
  613. switch (mode) {
  614. case LED_MODE_OFF:
  615. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  616. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  617. PHY_M_LED_MO_DUP(MO_LED_OFF) |
  618. PHY_M_LED_MO_10(MO_LED_OFF) |
  619. PHY_M_LED_MO_100(MO_LED_OFF) |
  620. PHY_M_LED_MO_1000(MO_LED_OFF) |
  621. PHY_M_LED_MO_RX(MO_LED_OFF));
  622. break;
  623. case LED_MODE_ON:
  624. gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
  625. PHY_M_LED_PULS_DUR(PULS_170MS) |
  626. PHY_M_LED_BLINK_RT(BLINK_84MS) |
  627. PHY_M_LEDC_TX_CTRL |
  628. PHY_M_LEDC_DP_CTRL);
  629. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  630. PHY_M_LED_MO_RX(MO_LED_OFF) |
  631. (skge->speed == SPEED_100 ?
  632. PHY_M_LED_MO_100(MO_LED_ON) : 0));
  633. break;
  634. case LED_MODE_TST:
  635. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  636. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  637. PHY_M_LED_MO_DUP(MO_LED_ON) |
  638. PHY_M_LED_MO_10(MO_LED_ON) |
  639. PHY_M_LED_MO_100(MO_LED_ON) |
  640. PHY_M_LED_MO_1000(MO_LED_ON) |
  641. PHY_M_LED_MO_RX(MO_LED_ON));
  642. }
  643. }
  644. spin_unlock_bh(&hw->phy_lock);
  645. }
  646. /* blink LED's for finding board */
  647. static int skge_phys_id(struct net_device *dev, u32 data)
  648. {
  649. struct skge_port *skge = netdev_priv(dev);
  650. unsigned long ms;
  651. enum led_mode mode = LED_MODE_TST;
  652. if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
  653. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
  654. else
  655. ms = data * 1000;
  656. while (ms > 0) {
  657. skge_led(skge, mode);
  658. mode ^= LED_MODE_TST;
  659. if (msleep_interruptible(BLINK_MS))
  660. break;
  661. ms -= BLINK_MS;
  662. }
  663. /* back to regular LED state */
  664. skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
  665. return 0;
  666. }
  667. static const struct ethtool_ops skge_ethtool_ops = {
  668. .get_settings = skge_get_settings,
  669. .set_settings = skge_set_settings,
  670. .get_drvinfo = skge_get_drvinfo,
  671. .get_regs_len = skge_get_regs_len,
  672. .get_regs = skge_get_regs,
  673. .get_wol = skge_get_wol,
  674. .set_wol = skge_set_wol,
  675. .get_msglevel = skge_get_msglevel,
  676. .set_msglevel = skge_set_msglevel,
  677. .nway_reset = skge_nway_reset,
  678. .get_link = ethtool_op_get_link,
  679. .get_ringparam = skge_get_ring_param,
  680. .set_ringparam = skge_set_ring_param,
  681. .get_pauseparam = skge_get_pauseparam,
  682. .set_pauseparam = skge_set_pauseparam,
  683. .get_coalesce = skge_get_coalesce,
  684. .set_coalesce = skge_set_coalesce,
  685. .set_sg = skge_set_sg,
  686. .set_tx_csum = skge_set_tx_csum,
  687. .get_rx_csum = skge_get_rx_csum,
  688. .set_rx_csum = skge_set_rx_csum,
  689. .get_strings = skge_get_strings,
  690. .phys_id = skge_phys_id,
  691. .get_sset_count = skge_get_sset_count,
  692. .get_ethtool_stats = skge_get_ethtool_stats,
  693. };
  694. /*
  695. * Allocate ring elements and chain them together
  696. * One-to-one association of board descriptors with ring elements
  697. */
  698. static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
  699. {
  700. struct skge_tx_desc *d;
  701. struct skge_element *e;
  702. int i;
  703. ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
  704. if (!ring->start)
  705. return -ENOMEM;
  706. for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
  707. e->desc = d;
  708. if (i == ring->count - 1) {
  709. e->next = ring->start;
  710. d->next_offset = base;
  711. } else {
  712. e->next = e + 1;
  713. d->next_offset = base + (i+1) * sizeof(*d);
  714. }
  715. }
  716. ring->to_use = ring->to_clean = ring->start;
  717. return 0;
  718. }
  719. /* Allocate and setup a new buffer for receiving */
  720. static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
  721. struct sk_buff *skb, unsigned int bufsize)
  722. {
  723. struct skge_rx_desc *rd = e->desc;
  724. u64 map;
  725. map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
  726. PCI_DMA_FROMDEVICE);
  727. rd->dma_lo = map;
  728. rd->dma_hi = map >> 32;
  729. e->skb = skb;
  730. rd->csum1_start = ETH_HLEN;
  731. rd->csum2_start = ETH_HLEN;
  732. rd->csum1 = 0;
  733. rd->csum2 = 0;
  734. wmb();
  735. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
  736. pci_unmap_addr_set(e, mapaddr, map);
  737. pci_unmap_len_set(e, maplen, bufsize);
  738. }
  739. /* Resume receiving using existing skb,
  740. * Note: DMA address is not changed by chip.
  741. * MTU not changed while receiver active.
  742. */
  743. static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
  744. {
  745. struct skge_rx_desc *rd = e->desc;
  746. rd->csum2 = 0;
  747. rd->csum2_start = ETH_HLEN;
  748. wmb();
  749. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
  750. }
  751. /* Free all buffers in receive ring, assumes receiver stopped */
  752. static void skge_rx_clean(struct skge_port *skge)
  753. {
  754. struct skge_hw *hw = skge->hw;
  755. struct skge_ring *ring = &skge->rx_ring;
  756. struct skge_element *e;
  757. e = ring->start;
  758. do {
  759. struct skge_rx_desc *rd = e->desc;
  760. rd->control = 0;
  761. if (e->skb) {
  762. pci_unmap_single(hw->pdev,
  763. pci_unmap_addr(e, mapaddr),
  764. pci_unmap_len(e, maplen),
  765. PCI_DMA_FROMDEVICE);
  766. dev_kfree_skb(e->skb);
  767. e->skb = NULL;
  768. }
  769. } while ((e = e->next) != ring->start);
  770. }
  771. /* Allocate buffers for receive ring
  772. * For receive: to_clean is next received frame.
  773. */
  774. static int skge_rx_fill(struct net_device *dev)
  775. {
  776. struct skge_port *skge = netdev_priv(dev);
  777. struct skge_ring *ring = &skge->rx_ring;
  778. struct skge_element *e;
  779. e = ring->start;
  780. do {
  781. struct sk_buff *skb;
  782. skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
  783. GFP_KERNEL);
  784. if (!skb)
  785. return -ENOMEM;
  786. skb_reserve(skb, NET_IP_ALIGN);
  787. skge_rx_setup(skge, e, skb, skge->rx_buf_size);
  788. } while ( (e = e->next) != ring->start);
  789. ring->to_clean = ring->start;
  790. return 0;
  791. }
  792. static const char *skge_pause(enum pause_status status)
  793. {
  794. switch(status) {
  795. case FLOW_STAT_NONE:
  796. return "none";
  797. case FLOW_STAT_REM_SEND:
  798. return "rx only";
  799. case FLOW_STAT_LOC_SEND:
  800. return "tx_only";
  801. case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
  802. return "both";
  803. default:
  804. return "indeterminated";
  805. }
  806. }
  807. static void skge_link_up(struct skge_port *skge)
  808. {
  809. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
  810. LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
  811. netif_carrier_on(skge->netdev);
  812. netif_wake_queue(skge->netdev);
  813. if (netif_msg_link(skge)) {
  814. printk(KERN_INFO PFX
  815. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  816. skge->netdev->name, skge->speed,
  817. skge->duplex == DUPLEX_FULL ? "full" : "half",
  818. skge_pause(skge->flow_status));
  819. }
  820. }
  821. static void skge_link_down(struct skge_port *skge)
  822. {
  823. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  824. netif_carrier_off(skge->netdev);
  825. netif_stop_queue(skge->netdev);
  826. if (netif_msg_link(skge))
  827. printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
  828. }
  829. static void xm_link_down(struct skge_hw *hw, int port)
  830. {
  831. struct net_device *dev = hw->dev[port];
  832. struct skge_port *skge = netdev_priv(dev);
  833. u16 cmd, msk;
  834. if (hw->phy_type == SK_PHY_XMAC) {
  835. msk = xm_read16(hw, port, XM_IMSK);
  836. msk |= XM_IS_INP_ASS | XM_IS_LIPA_RC | XM_IS_RX_PAGE | XM_IS_AND;
  837. xm_write16(hw, port, XM_IMSK, msk);
  838. }
  839. cmd = xm_read16(hw, port, XM_MMU_CMD);
  840. cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  841. xm_write16(hw, port, XM_MMU_CMD, cmd);
  842. /* dummy read to ensure writing */
  843. (void) xm_read16(hw, port, XM_MMU_CMD);
  844. if (netif_carrier_ok(dev))
  845. skge_link_down(skge);
  846. }
  847. static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  848. {
  849. int i;
  850. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  851. *val = xm_read16(hw, port, XM_PHY_DATA);
  852. if (hw->phy_type == SK_PHY_XMAC)
  853. goto ready;
  854. for (i = 0; i < PHY_RETRIES; i++) {
  855. if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
  856. goto ready;
  857. udelay(1);
  858. }
  859. return -ETIMEDOUT;
  860. ready:
  861. *val = xm_read16(hw, port, XM_PHY_DATA);
  862. return 0;
  863. }
  864. static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
  865. {
  866. u16 v = 0;
  867. if (__xm_phy_read(hw, port, reg, &v))
  868. printk(KERN_WARNING PFX "%s: phy read timed out\n",
  869. hw->dev[port]->name);
  870. return v;
  871. }
  872. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  873. {
  874. int i;
  875. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  876. for (i = 0; i < PHY_RETRIES; i++) {
  877. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  878. goto ready;
  879. udelay(1);
  880. }
  881. return -EIO;
  882. ready:
  883. xm_write16(hw, port, XM_PHY_DATA, val);
  884. for (i = 0; i < PHY_RETRIES; i++) {
  885. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  886. return 0;
  887. udelay(1);
  888. }
  889. return -ETIMEDOUT;
  890. }
  891. static void genesis_init(struct skge_hw *hw)
  892. {
  893. /* set blink source counter */
  894. skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
  895. skge_write8(hw, B2_BSC_CTRL, BSC_START);
  896. /* configure mac arbiter */
  897. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  898. /* configure mac arbiter timeout values */
  899. skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
  900. skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
  901. skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
  902. skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
  903. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  904. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  905. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  906. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  907. /* configure packet arbiter timeout */
  908. skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
  909. skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
  910. skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
  911. skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
  912. skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
  913. }
  914. static void genesis_reset(struct skge_hw *hw, int port)
  915. {
  916. const u8 zero[8] = { 0 };
  917. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  918. /* reset the statistics module */
  919. xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
  920. xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
  921. xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
  922. xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
  923. xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
  924. /* disable Broadcom PHY IRQ */
  925. if (hw->phy_type == SK_PHY_BCOM)
  926. xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
  927. xm_outhash(hw, port, XM_HSM, zero);
  928. }
  929. /* Convert mode to MII values */
  930. static const u16 phy_pause_map[] = {
  931. [FLOW_MODE_NONE] = 0,
  932. [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
  933. [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
  934. [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
  935. };
  936. /* special defines for FIBER (88E1011S only) */
  937. static const u16 fiber_pause_map[] = {
  938. [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
  939. [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
  940. [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
  941. [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
  942. };
  943. /* Check status of Broadcom phy link */
  944. static void bcom_check_link(struct skge_hw *hw, int port)
  945. {
  946. struct net_device *dev = hw->dev[port];
  947. struct skge_port *skge = netdev_priv(dev);
  948. u16 status;
  949. /* read twice because of latch */
  950. (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
  951. status = xm_phy_read(hw, port, PHY_BCOM_STAT);
  952. if ((status & PHY_ST_LSYNC) == 0) {
  953. xm_link_down(hw, port);
  954. return;
  955. }
  956. if (skge->autoneg == AUTONEG_ENABLE) {
  957. u16 lpa, aux;
  958. if (!(status & PHY_ST_AN_OVER))
  959. return;
  960. lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
  961. if (lpa & PHY_B_AN_RF) {
  962. printk(KERN_NOTICE PFX "%s: remote fault\n",
  963. dev->name);
  964. return;
  965. }
  966. aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
  967. /* Check Duplex mismatch */
  968. switch (aux & PHY_B_AS_AN_RES_MSK) {
  969. case PHY_B_RES_1000FD:
  970. skge->duplex = DUPLEX_FULL;
  971. break;
  972. case PHY_B_RES_1000HD:
  973. skge->duplex = DUPLEX_HALF;
  974. break;
  975. default:
  976. printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
  977. dev->name);
  978. return;
  979. }
  980. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  981. switch (aux & PHY_B_AS_PAUSE_MSK) {
  982. case PHY_B_AS_PAUSE_MSK:
  983. skge->flow_status = FLOW_STAT_SYMMETRIC;
  984. break;
  985. case PHY_B_AS_PRR:
  986. skge->flow_status = FLOW_STAT_REM_SEND;
  987. break;
  988. case PHY_B_AS_PRT:
  989. skge->flow_status = FLOW_STAT_LOC_SEND;
  990. break;
  991. default:
  992. skge->flow_status = FLOW_STAT_NONE;
  993. }
  994. skge->speed = SPEED_1000;
  995. }
  996. if (!netif_carrier_ok(dev))
  997. genesis_link_up(skge);
  998. }
  999. /* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
  1000. * Phy on for 100 or 10Mbit operation
  1001. */
  1002. static void bcom_phy_init(struct skge_port *skge)
  1003. {
  1004. struct skge_hw *hw = skge->hw;
  1005. int port = skge->port;
  1006. int i;
  1007. u16 id1, r, ext, ctl;
  1008. /* magic workaround patterns for Broadcom */
  1009. static const struct {
  1010. u16 reg;
  1011. u16 val;
  1012. } A1hack[] = {
  1013. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
  1014. { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
  1015. { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
  1016. { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
  1017. }, C0hack[] = {
  1018. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
  1019. { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
  1020. };
  1021. /* read Id from external PHY (all have the same address) */
  1022. id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
  1023. /* Optimize MDIO transfer by suppressing preamble. */
  1024. r = xm_read16(hw, port, XM_MMU_CMD);
  1025. r |= XM_MMU_NO_PRE;
  1026. xm_write16(hw, port, XM_MMU_CMD,r);
  1027. switch (id1) {
  1028. case PHY_BCOM_ID1_C0:
  1029. /*
  1030. * Workaround BCOM Errata for the C0 type.
  1031. * Write magic patterns to reserved registers.
  1032. */
  1033. for (i = 0; i < ARRAY_SIZE(C0hack); i++)
  1034. xm_phy_write(hw, port,
  1035. C0hack[i].reg, C0hack[i].val);
  1036. break;
  1037. case PHY_BCOM_ID1_A1:
  1038. /*
  1039. * Workaround BCOM Errata for the A1 type.
  1040. * Write magic patterns to reserved registers.
  1041. */
  1042. for (i = 0; i < ARRAY_SIZE(A1hack); i++)
  1043. xm_phy_write(hw, port,
  1044. A1hack[i].reg, A1hack[i].val);
  1045. break;
  1046. }
  1047. /*
  1048. * Workaround BCOM Errata (#10523) for all BCom PHYs.
  1049. * Disable Power Management after reset.
  1050. */
  1051. r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
  1052. r |= PHY_B_AC_DIS_PM;
  1053. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
  1054. /* Dummy read */
  1055. xm_read16(hw, port, XM_ISRC);
  1056. ext = PHY_B_PEC_EN_LTR; /* enable tx led */
  1057. ctl = PHY_CT_SP1000; /* always 1000mbit */
  1058. if (skge->autoneg == AUTONEG_ENABLE) {
  1059. /*
  1060. * Workaround BCOM Errata #1 for the C5 type.
  1061. * 1000Base-T Link Acquisition Failure in Slave Mode
  1062. * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
  1063. */
  1064. u16 adv = PHY_B_1000C_RD;
  1065. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1066. adv |= PHY_B_1000C_AHD;
  1067. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1068. adv |= PHY_B_1000C_AFD;
  1069. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
  1070. ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1071. } else {
  1072. if (skge->duplex == DUPLEX_FULL)
  1073. ctl |= PHY_CT_DUP_MD;
  1074. /* Force to slave */
  1075. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
  1076. }
  1077. /* Set autonegotiation pause parameters */
  1078. xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
  1079. phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
  1080. /* Handle Jumbo frames */
  1081. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  1082. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1083. PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
  1084. ext |= PHY_B_PEC_HIGH_LA;
  1085. }
  1086. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
  1087. xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
  1088. /* Use link status change interrupt */
  1089. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1090. }
  1091. static void xm_phy_init(struct skge_port *skge)
  1092. {
  1093. struct skge_hw *hw = skge->hw;
  1094. int port = skge->port;
  1095. u16 ctrl = 0;
  1096. if (skge->autoneg == AUTONEG_ENABLE) {
  1097. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1098. ctrl |= PHY_X_AN_HD;
  1099. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1100. ctrl |= PHY_X_AN_FD;
  1101. ctrl |= fiber_pause_map[skge->flow_control];
  1102. xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
  1103. /* Restart Auto-negotiation */
  1104. ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
  1105. } else {
  1106. /* Set DuplexMode in Config register */
  1107. if (skge->duplex == DUPLEX_FULL)
  1108. ctrl |= PHY_CT_DUP_MD;
  1109. /*
  1110. * Do NOT enable Auto-negotiation here. This would hold
  1111. * the link down because no IDLEs are transmitted
  1112. */
  1113. }
  1114. xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
  1115. /* Poll PHY for status changes */
  1116. mod_timer(&skge->link_timer, jiffies + LINK_HZ);
  1117. }
  1118. static void xm_check_link(struct net_device *dev)
  1119. {
  1120. struct skge_port *skge = netdev_priv(dev);
  1121. struct skge_hw *hw = skge->hw;
  1122. int port = skge->port;
  1123. u16 status;
  1124. /* read twice because of latch */
  1125. (void) xm_phy_read(hw, port, PHY_XMAC_STAT);
  1126. status = xm_phy_read(hw, port, PHY_XMAC_STAT);
  1127. if ((status & PHY_ST_LSYNC) == 0) {
  1128. xm_link_down(hw, port);
  1129. return;
  1130. }
  1131. if (skge->autoneg == AUTONEG_ENABLE) {
  1132. u16 lpa, res;
  1133. if (!(status & PHY_ST_AN_OVER))
  1134. return;
  1135. lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
  1136. if (lpa & PHY_B_AN_RF) {
  1137. printk(KERN_NOTICE PFX "%s: remote fault\n",
  1138. dev->name);
  1139. return;
  1140. }
  1141. res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
  1142. /* Check Duplex mismatch */
  1143. switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
  1144. case PHY_X_RS_FD:
  1145. skge->duplex = DUPLEX_FULL;
  1146. break;
  1147. case PHY_X_RS_HD:
  1148. skge->duplex = DUPLEX_HALF;
  1149. break;
  1150. default:
  1151. printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
  1152. dev->name);
  1153. return;
  1154. }
  1155. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1156. if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
  1157. skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
  1158. (lpa & PHY_X_P_SYM_MD))
  1159. skge->flow_status = FLOW_STAT_SYMMETRIC;
  1160. else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
  1161. (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
  1162. /* Enable PAUSE receive, disable PAUSE transmit */
  1163. skge->flow_status = FLOW_STAT_REM_SEND;
  1164. else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
  1165. (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
  1166. /* Disable PAUSE receive, enable PAUSE transmit */
  1167. skge->flow_status = FLOW_STAT_LOC_SEND;
  1168. else
  1169. skge->flow_status = FLOW_STAT_NONE;
  1170. skge->speed = SPEED_1000;
  1171. }
  1172. if (!netif_carrier_ok(dev))
  1173. genesis_link_up(skge);
  1174. }
  1175. /* Poll to check for link coming up.
  1176. * Since internal PHY is wired to a level triggered pin, can't
  1177. * get an interrupt when carrier is detected.
  1178. */
  1179. static void xm_link_timer(unsigned long arg)
  1180. {
  1181. struct skge_port *skge = (struct skge_port *) arg;
  1182. struct net_device *dev = skge->netdev;
  1183. struct skge_hw *hw = skge->hw;
  1184. int port = skge->port;
  1185. if (!netif_running(dev))
  1186. return;
  1187. if (netif_carrier_ok(dev)) {
  1188. xm_read16(hw, port, XM_ISRC);
  1189. if (!(xm_read16(hw, port, XM_ISRC) & XM_IS_INP_ASS))
  1190. goto nochange;
  1191. } else {
  1192. if (xm_read32(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
  1193. goto nochange;
  1194. xm_read16(hw, port, XM_ISRC);
  1195. if (xm_read16(hw, port, XM_ISRC) & XM_IS_INP_ASS)
  1196. goto nochange;
  1197. }
  1198. spin_lock(&hw->phy_lock);
  1199. xm_check_link(dev);
  1200. spin_unlock(&hw->phy_lock);
  1201. nochange:
  1202. if (netif_running(dev))
  1203. mod_timer(&skge->link_timer, jiffies + LINK_HZ);
  1204. }
  1205. static void genesis_mac_init(struct skge_hw *hw, int port)
  1206. {
  1207. struct net_device *dev = hw->dev[port];
  1208. struct skge_port *skge = netdev_priv(dev);
  1209. int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
  1210. int i;
  1211. u32 r;
  1212. const u8 zero[6] = { 0 };
  1213. for (i = 0; i < 10; i++) {
  1214. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  1215. MFF_SET_MAC_RST);
  1216. if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
  1217. goto reset_ok;
  1218. udelay(1);
  1219. }
  1220. printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);
  1221. reset_ok:
  1222. /* Unreset the XMAC. */
  1223. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  1224. /*
  1225. * Perform additional initialization for external PHYs,
  1226. * namely for the 1000baseTX cards that use the XMAC's
  1227. * GMII mode.
  1228. */
  1229. if (hw->phy_type != SK_PHY_XMAC) {
  1230. /* Take external Phy out of reset */
  1231. r = skge_read32(hw, B2_GP_IO);
  1232. if (port == 0)
  1233. r |= GP_DIR_0|GP_IO_0;
  1234. else
  1235. r |= GP_DIR_2|GP_IO_2;
  1236. skge_write32(hw, B2_GP_IO, r);
  1237. /* Enable GMII interface */
  1238. xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
  1239. }
  1240. switch(hw->phy_type) {
  1241. case SK_PHY_XMAC:
  1242. xm_phy_init(skge);
  1243. break;
  1244. case SK_PHY_BCOM:
  1245. bcom_phy_init(skge);
  1246. bcom_check_link(hw, port);
  1247. }
  1248. /* Set Station Address */
  1249. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  1250. /* We don't use match addresses so clear */
  1251. for (i = 1; i < 16; i++)
  1252. xm_outaddr(hw, port, XM_EXM(i), zero);
  1253. /* Clear MIB counters */
  1254. xm_write16(hw, port, XM_STAT_CMD,
  1255. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1256. /* Clear two times according to Errata #3 */
  1257. xm_write16(hw, port, XM_STAT_CMD,
  1258. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1259. /* configure Rx High Water Mark (XM_RX_HI_WM) */
  1260. xm_write16(hw, port, XM_RX_HI_WM, 1450);
  1261. /* We don't need the FCS appended to the packet. */
  1262. r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
  1263. if (jumbo)
  1264. r |= XM_RX_BIG_PK_OK;
  1265. if (skge->duplex == DUPLEX_HALF) {
  1266. /*
  1267. * If in manual half duplex mode the other side might be in
  1268. * full duplex mode, so ignore if a carrier extension is not seen
  1269. * on frames received
  1270. */
  1271. r |= XM_RX_DIS_CEXT;
  1272. }
  1273. xm_write16(hw, port, XM_RX_CMD, r);
  1274. /* We want short frames padded to 60 bytes. */
  1275. xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
  1276. /*
  1277. * Bump up the transmit threshold. This helps hold off transmit
  1278. * underruns when we're blasting traffic from both ports at once.
  1279. */
  1280. xm_write16(hw, port, XM_TX_THR, 512);
  1281. /*
  1282. * Enable the reception of all error frames. This is is
  1283. * a necessary evil due to the design of the XMAC. The
  1284. * XMAC's receive FIFO is only 8K in size, however jumbo
  1285. * frames can be up to 9000 bytes in length. When bad
  1286. * frame filtering is enabled, the XMAC's RX FIFO operates
  1287. * in 'store and forward' mode. For this to work, the
  1288. * entire frame has to fit into the FIFO, but that means
  1289. * that jumbo frames larger than 8192 bytes will be
  1290. * truncated. Disabling all bad frame filtering causes
  1291. * the RX FIFO to operate in streaming mode, in which
  1292. * case the XMAC will start transferring frames out of the
  1293. * RX FIFO as soon as the FIFO threshold is reached.
  1294. */
  1295. xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
  1296. /*
  1297. * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
  1298. * - Enable all bits excepting 'Octets Rx OK Low CntOv'
  1299. * and 'Octets Rx OK Hi Cnt Ov'.
  1300. */
  1301. xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
  1302. /*
  1303. * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
  1304. * - Enable all bits excepting 'Octets Tx OK Low CntOv'
  1305. * and 'Octets Tx OK Hi Cnt Ov'.
  1306. */
  1307. xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
  1308. /* Configure MAC arbiter */
  1309. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  1310. /* configure timeout values */
  1311. skge_write8(hw, B3_MA_TOINI_RX1, 72);
  1312. skge_write8(hw, B3_MA_TOINI_RX2, 72);
  1313. skge_write8(hw, B3_MA_TOINI_TX1, 72);
  1314. skge_write8(hw, B3_MA_TOINI_TX2, 72);
  1315. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  1316. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  1317. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  1318. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  1319. /* Configure Rx MAC FIFO */
  1320. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
  1321. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
  1322. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
  1323. /* Configure Tx MAC FIFO */
  1324. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
  1325. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
  1326. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
  1327. if (jumbo) {
  1328. /* Enable frame flushing if jumbo frames used */
  1329. skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
  1330. } else {
  1331. /* enable timeout timers if normal frames */
  1332. skge_write16(hw, B3_PA_CTRL,
  1333. (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
  1334. }
  1335. }
  1336. static void genesis_stop(struct skge_port *skge)
  1337. {
  1338. struct skge_hw *hw = skge->hw;
  1339. int port = skge->port;
  1340. u32 reg;
  1341. genesis_reset(hw, port);
  1342. /* Clear Tx packet arbiter timeout IRQ */
  1343. skge_write16(hw, B3_PA_CTRL,
  1344. port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
  1345. /*
  1346. * If the transfer sticks at the MAC the STOP command will not
  1347. * terminate if we don't flush the XMAC's transmit FIFO !
  1348. */
  1349. xm_write32(hw, port, XM_MODE,
  1350. xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
  1351. /* Reset the MAC */
  1352. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
  1353. /* For external PHYs there must be special handling */
  1354. if (hw->phy_type != SK_PHY_XMAC) {
  1355. reg = skge_read32(hw, B2_GP_IO);
  1356. if (port == 0) {
  1357. reg |= GP_DIR_0;
  1358. reg &= ~GP_IO_0;
  1359. } else {
  1360. reg |= GP_DIR_2;
  1361. reg &= ~GP_IO_2;
  1362. }
  1363. skge_write32(hw, B2_GP_IO, reg);
  1364. skge_read32(hw, B2_GP_IO);
  1365. }
  1366. xm_write16(hw, port, XM_MMU_CMD,
  1367. xm_read16(hw, port, XM_MMU_CMD)
  1368. & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
  1369. xm_read16(hw, port, XM_MMU_CMD);
  1370. }
  1371. static void genesis_get_stats(struct skge_port *skge, u64 *data)
  1372. {
  1373. struct skge_hw *hw = skge->hw;
  1374. int port = skge->port;
  1375. int i;
  1376. unsigned long timeout = jiffies + HZ;
  1377. xm_write16(hw, port,
  1378. XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
  1379. /* wait for update to complete */
  1380. while (xm_read16(hw, port, XM_STAT_CMD)
  1381. & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
  1382. if (time_after(jiffies, timeout))
  1383. break;
  1384. udelay(10);
  1385. }
  1386. /* special case for 64 bit octet counter */
  1387. data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
  1388. | xm_read32(hw, port, XM_TXO_OK_LO);
  1389. data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
  1390. | xm_read32(hw, port, XM_RXO_OK_LO);
  1391. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1392. data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
  1393. }
  1394. static void genesis_mac_intr(struct skge_hw *hw, int port)
  1395. {
  1396. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1397. u16 status = xm_read16(hw, port, XM_ISRC);
  1398. if (netif_msg_intr(skge))
  1399. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1400. skge->netdev->name, status);
  1401. if (hw->phy_type == SK_PHY_XMAC &&
  1402. (status & (XM_IS_INP_ASS | XM_IS_LIPA_RC)))
  1403. xm_link_down(hw, port);
  1404. if (status & XM_IS_TXF_UR) {
  1405. xm_write32(hw, port, XM_MODE, XM_MD_FTF);
  1406. ++skge->net_stats.tx_fifo_errors;
  1407. }
  1408. if (status & XM_IS_RXF_OV) {
  1409. xm_write32(hw, port, XM_MODE, XM_MD_FRF);
  1410. ++skge->net_stats.rx_fifo_errors;
  1411. }
  1412. }
  1413. static void genesis_link_up(struct skge_port *skge)
  1414. {
  1415. struct skge_hw *hw = skge->hw;
  1416. int port = skge->port;
  1417. u16 cmd, msk;
  1418. u32 mode;
  1419. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1420. /*
  1421. * enabling pause frame reception is required for 1000BT
  1422. * because the XMAC is not reset if the link is going down
  1423. */
  1424. if (skge->flow_status == FLOW_STAT_NONE ||
  1425. skge->flow_status == FLOW_STAT_LOC_SEND)
  1426. /* Disable Pause Frame Reception */
  1427. cmd |= XM_MMU_IGN_PF;
  1428. else
  1429. /* Enable Pause Frame Reception */
  1430. cmd &= ~XM_MMU_IGN_PF;
  1431. xm_write16(hw, port, XM_MMU_CMD, cmd);
  1432. mode = xm_read32(hw, port, XM_MODE);
  1433. if (skge->flow_status== FLOW_STAT_SYMMETRIC ||
  1434. skge->flow_status == FLOW_STAT_LOC_SEND) {
  1435. /*
  1436. * Configure Pause Frame Generation
  1437. * Use internal and external Pause Frame Generation.
  1438. * Sending pause frames is edge triggered.
  1439. * Send a Pause frame with the maximum pause time if
  1440. * internal oder external FIFO full condition occurs.
  1441. * Send a zero pause time frame to re-start transmission.
  1442. */
  1443. /* XM_PAUSE_DA = '010000C28001' (default) */
  1444. /* XM_MAC_PTIME = 0xffff (maximum) */
  1445. /* remember this value is defined in big endian (!) */
  1446. xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
  1447. mode |= XM_PAUSE_MODE;
  1448. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
  1449. } else {
  1450. /*
  1451. * disable pause frame generation is required for 1000BT
  1452. * because the XMAC is not reset if the link is going down
  1453. */
  1454. /* Disable Pause Mode in Mode Register */
  1455. mode &= ~XM_PAUSE_MODE;
  1456. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
  1457. }
  1458. xm_write32(hw, port, XM_MODE, mode);
  1459. msk = XM_DEF_MSK;
  1460. if (hw->phy_type != SK_PHY_XMAC)
  1461. msk |= XM_IS_INP_ASS; /* disable GP0 interrupt bit */
  1462. xm_write16(hw, port, XM_IMSK, msk);
  1463. xm_read16(hw, port, XM_ISRC);
  1464. /* get MMU Command Reg. */
  1465. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1466. if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
  1467. cmd |= XM_MMU_GMII_FD;
  1468. /*
  1469. * Workaround BCOM Errata (#10523) for all BCom Phys
  1470. * Enable Power Management after link up
  1471. */
  1472. if (hw->phy_type == SK_PHY_BCOM) {
  1473. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1474. xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
  1475. & ~PHY_B_AC_DIS_PM);
  1476. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1477. }
  1478. /* enable Rx/Tx */
  1479. xm_write16(hw, port, XM_MMU_CMD,
  1480. cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  1481. skge_link_up(skge);
  1482. }
  1483. static inline void bcom_phy_intr(struct skge_port *skge)
  1484. {
  1485. struct skge_hw *hw = skge->hw;
  1486. int port = skge->port;
  1487. u16 isrc;
  1488. isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
  1489. if (netif_msg_intr(skge))
  1490. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
  1491. skge->netdev->name, isrc);
  1492. if (isrc & PHY_B_IS_PSE)
  1493. printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
  1494. hw->dev[port]->name);
  1495. /* Workaround BCom Errata:
  1496. * enable and disable loopback mode if "NO HCD" occurs.
  1497. */
  1498. if (isrc & PHY_B_IS_NO_HDCL) {
  1499. u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
  1500. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1501. ctrl | PHY_CT_LOOP);
  1502. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1503. ctrl & ~PHY_CT_LOOP);
  1504. }
  1505. if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
  1506. bcom_check_link(hw, port);
  1507. }
  1508. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  1509. {
  1510. int i;
  1511. gma_write16(hw, port, GM_SMI_DATA, val);
  1512. gma_write16(hw, port, GM_SMI_CTRL,
  1513. GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
  1514. for (i = 0; i < PHY_RETRIES; i++) {
  1515. udelay(1);
  1516. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  1517. return 0;
  1518. }
  1519. printk(KERN_WARNING PFX "%s: phy write timeout\n",
  1520. hw->dev[port]->name);
  1521. return -EIO;
  1522. }
  1523. static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  1524. {
  1525. int i;
  1526. gma_write16(hw, port, GM_SMI_CTRL,
  1527. GM_SMI_CT_PHY_AD(hw->phy_addr)
  1528. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  1529. for (i = 0; i < PHY_RETRIES; i++) {
  1530. udelay(1);
  1531. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  1532. goto ready;
  1533. }
  1534. return -ETIMEDOUT;
  1535. ready:
  1536. *val = gma_read16(hw, port, GM_SMI_DATA);
  1537. return 0;
  1538. }
  1539. static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
  1540. {
  1541. u16 v = 0;
  1542. if (__gm_phy_read(hw, port, reg, &v))
  1543. printk(KERN_WARNING PFX "%s: phy read timeout\n",
  1544. hw->dev[port]->name);
  1545. return v;
  1546. }
  1547. /* Marvell Phy Initialization */
  1548. static void yukon_init(struct skge_hw *hw, int port)
  1549. {
  1550. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1551. u16 ctrl, ct1000, adv;
  1552. if (skge->autoneg == AUTONEG_ENABLE) {
  1553. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  1554. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  1555. PHY_M_EC_MAC_S_MSK);
  1556. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  1557. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  1558. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  1559. }
  1560. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1561. if (skge->autoneg == AUTONEG_DISABLE)
  1562. ctrl &= ~PHY_CT_ANE;
  1563. ctrl |= PHY_CT_RESET;
  1564. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1565. ctrl = 0;
  1566. ct1000 = 0;
  1567. adv = PHY_AN_CSMA;
  1568. if (skge->autoneg == AUTONEG_ENABLE) {
  1569. if (hw->copper) {
  1570. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1571. ct1000 |= PHY_M_1000C_AFD;
  1572. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1573. ct1000 |= PHY_M_1000C_AHD;
  1574. if (skge->advertising & ADVERTISED_100baseT_Full)
  1575. adv |= PHY_M_AN_100_FD;
  1576. if (skge->advertising & ADVERTISED_100baseT_Half)
  1577. adv |= PHY_M_AN_100_HD;
  1578. if (skge->advertising & ADVERTISED_10baseT_Full)
  1579. adv |= PHY_M_AN_10_FD;
  1580. if (skge->advertising & ADVERTISED_10baseT_Half)
  1581. adv |= PHY_M_AN_10_HD;
  1582. /* Set Flow-control capabilities */
  1583. adv |= phy_pause_map[skge->flow_control];
  1584. } else {
  1585. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1586. adv |= PHY_M_AN_1000X_AFD;
  1587. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1588. adv |= PHY_M_AN_1000X_AHD;
  1589. adv |= fiber_pause_map[skge->flow_control];
  1590. }
  1591. /* Restart Auto-negotiation */
  1592. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1593. } else {
  1594. /* forced speed/duplex settings */
  1595. ct1000 = PHY_M_1000C_MSE;
  1596. if (skge->duplex == DUPLEX_FULL)
  1597. ctrl |= PHY_CT_DUP_MD;
  1598. switch (skge->speed) {
  1599. case SPEED_1000:
  1600. ctrl |= PHY_CT_SP1000;
  1601. break;
  1602. case SPEED_100:
  1603. ctrl |= PHY_CT_SP100;
  1604. break;
  1605. }
  1606. ctrl |= PHY_CT_RESET;
  1607. }
  1608. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  1609. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  1610. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1611. /* Enable phy interrupt on autonegotiation complete (or link up) */
  1612. if (skge->autoneg == AUTONEG_ENABLE)
  1613. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
  1614. else
  1615. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1616. }
  1617. static void yukon_reset(struct skge_hw *hw, int port)
  1618. {
  1619. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
  1620. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  1621. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  1622. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  1623. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  1624. gma_write16(hw, port, GM_RX_CTRL,
  1625. gma_read16(hw, port, GM_RX_CTRL)
  1626. | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1627. }
  1628. /* Apparently, early versions of Yukon-Lite had wrong chip_id? */
  1629. static int is_yukon_lite_a0(struct skge_hw *hw)
  1630. {
  1631. u32 reg;
  1632. int ret;
  1633. if (hw->chip_id != CHIP_ID_YUKON)
  1634. return 0;
  1635. reg = skge_read32(hw, B2_FAR);
  1636. skge_write8(hw, B2_FAR + 3, 0xff);
  1637. ret = (skge_read8(hw, B2_FAR + 3) != 0);
  1638. skge_write32(hw, B2_FAR, reg);
  1639. return ret;
  1640. }
  1641. static void yukon_mac_init(struct skge_hw *hw, int port)
  1642. {
  1643. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1644. int i;
  1645. u32 reg;
  1646. const u8 *addr = hw->dev[port]->dev_addr;
  1647. /* WA code for COMA mode -- set PHY reset */
  1648. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1649. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1650. reg = skge_read32(hw, B2_GP_IO);
  1651. reg |= GP_DIR_9 | GP_IO_9;
  1652. skge_write32(hw, B2_GP_IO, reg);
  1653. }
  1654. /* hard reset */
  1655. skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1656. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1657. /* WA code for COMA mode -- clear PHY reset */
  1658. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1659. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1660. reg = skge_read32(hw, B2_GP_IO);
  1661. reg |= GP_DIR_9;
  1662. reg &= ~GP_IO_9;
  1663. skge_write32(hw, B2_GP_IO, reg);
  1664. }
  1665. /* Set hardware config mode */
  1666. reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
  1667. GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
  1668. reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
  1669. /* Clear GMC reset */
  1670. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
  1671. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
  1672. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
  1673. if (skge->autoneg == AUTONEG_DISABLE) {
  1674. reg = GM_GPCR_AU_ALL_DIS;
  1675. gma_write16(hw, port, GM_GP_CTRL,
  1676. gma_read16(hw, port, GM_GP_CTRL) | reg);
  1677. switch (skge->speed) {
  1678. case SPEED_1000:
  1679. reg &= ~GM_GPCR_SPEED_100;
  1680. reg |= GM_GPCR_SPEED_1000;
  1681. break;
  1682. case SPEED_100:
  1683. reg &= ~GM_GPCR_SPEED_1000;
  1684. reg |= GM_GPCR_SPEED_100;
  1685. break;
  1686. case SPEED_10:
  1687. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  1688. break;
  1689. }
  1690. if (skge->duplex == DUPLEX_FULL)
  1691. reg |= GM_GPCR_DUP_FULL;
  1692. } else
  1693. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  1694. switch (skge->flow_control) {
  1695. case FLOW_MODE_NONE:
  1696. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1697. reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1698. break;
  1699. case FLOW_MODE_LOC_SEND:
  1700. /* disable Rx flow-control */
  1701. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1702. break;
  1703. case FLOW_MODE_SYMMETRIC:
  1704. case FLOW_MODE_SYM_OR_REM:
  1705. /* enable Tx & Rx flow-control */
  1706. break;
  1707. }
  1708. gma_write16(hw, port, GM_GP_CTRL, reg);
  1709. skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  1710. yukon_init(hw, port);
  1711. /* MIB clear */
  1712. reg = gma_read16(hw, port, GM_PHY_ADDR);
  1713. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  1714. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  1715. gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
  1716. gma_write16(hw, port, GM_PHY_ADDR, reg);
  1717. /* transmit control */
  1718. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  1719. /* receive control reg: unicast + multicast + no FCS */
  1720. gma_write16(hw, port, GM_RX_CTRL,
  1721. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  1722. /* transmit flow control */
  1723. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  1724. /* transmit parameter */
  1725. gma_write16(hw, port, GM_TX_PARAM,
  1726. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  1727. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  1728. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
  1729. /* serial mode register */
  1730. reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1731. if (hw->dev[port]->mtu > 1500)
  1732. reg |= GM_SMOD_JUMBO_ENA;
  1733. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  1734. /* physical address: used for pause frames */
  1735. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  1736. /* virtual address for data */
  1737. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  1738. /* enable interrupt mask for counter overflows */
  1739. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  1740. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  1741. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  1742. /* Initialize Mac Fifo */
  1743. /* Configure Rx MAC FIFO */
  1744. skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
  1745. reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  1746. /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
  1747. if (is_yukon_lite_a0(hw))
  1748. reg &= ~GMF_RX_F_FL_ON;
  1749. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  1750. skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
  1751. /*
  1752. * because Pause Packet Truncation in GMAC is not working
  1753. * we have to increase the Flush Threshold to 64 bytes
  1754. * in order to flush pause packets in Rx FIFO on Yukon-1
  1755. */
  1756. skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  1757. /* Configure Tx MAC FIFO */
  1758. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  1759. skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  1760. }
  1761. /* Go into power down mode */
  1762. static void yukon_suspend(struct skge_hw *hw, int port)
  1763. {
  1764. u16 ctrl;
  1765. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  1766. ctrl |= PHY_M_PC_POL_R_DIS;
  1767. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  1768. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1769. ctrl |= PHY_CT_RESET;
  1770. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1771. /* switch IEEE compatible power down mode on */
  1772. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1773. ctrl |= PHY_CT_PDOWN;
  1774. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1775. }
  1776. static void yukon_stop(struct skge_port *skge)
  1777. {
  1778. struct skge_hw *hw = skge->hw;
  1779. int port = skge->port;
  1780. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  1781. yukon_reset(hw, port);
  1782. gma_write16(hw, port, GM_GP_CTRL,
  1783. gma_read16(hw, port, GM_GP_CTRL)
  1784. & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
  1785. gma_read16(hw, port, GM_GP_CTRL);
  1786. yukon_suspend(hw, port);
  1787. /* set GPHY Control reset */
  1788. skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1789. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1790. }
  1791. static void yukon_get_stats(struct skge_port *skge, u64 *data)
  1792. {
  1793. struct skge_hw *hw = skge->hw;
  1794. int port = skge->port;
  1795. int i;
  1796. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1797. | gma_read32(hw, port, GM_TXO_OK_LO);
  1798. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1799. | gma_read32(hw, port, GM_RXO_OK_LO);
  1800. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1801. data[i] = gma_read32(hw, port,
  1802. skge_stats[i].gma_offset);
  1803. }
  1804. static void yukon_mac_intr(struct skge_hw *hw, int port)
  1805. {
  1806. struct net_device *dev = hw->dev[port];
  1807. struct skge_port *skge = netdev_priv(dev);
  1808. u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1809. if (netif_msg_intr(skge))
  1810. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1811. dev->name, status);
  1812. if (status & GM_IS_RX_FF_OR) {
  1813. ++skge->net_stats.rx_fifo_errors;
  1814. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1815. }
  1816. if (status & GM_IS_TX_FF_UR) {
  1817. ++skge->net_stats.tx_fifo_errors;
  1818. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1819. }
  1820. }
  1821. static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
  1822. {
  1823. switch (aux & PHY_M_PS_SPEED_MSK) {
  1824. case PHY_M_PS_SPEED_1000:
  1825. return SPEED_1000;
  1826. case PHY_M_PS_SPEED_100:
  1827. return SPEED_100;
  1828. default:
  1829. return SPEED_10;
  1830. }
  1831. }
  1832. static void yukon_link_up(struct skge_port *skge)
  1833. {
  1834. struct skge_hw *hw = skge->hw;
  1835. int port = skge->port;
  1836. u16 reg;
  1837. /* Enable Transmit FIFO Underrun */
  1838. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1839. reg = gma_read16(hw, port, GM_GP_CTRL);
  1840. if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
  1841. reg |= GM_GPCR_DUP_FULL;
  1842. /* enable Rx/Tx */
  1843. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1844. gma_write16(hw, port, GM_GP_CTRL, reg);
  1845. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1846. skge_link_up(skge);
  1847. }
  1848. static void yukon_link_down(struct skge_port *skge)
  1849. {
  1850. struct skge_hw *hw = skge->hw;
  1851. int port = skge->port;
  1852. u16 ctrl;
  1853. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1854. ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1855. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1856. if (skge->flow_status == FLOW_STAT_REM_SEND) {
  1857. ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1858. ctrl |= PHY_M_AN_ASP;
  1859. /* restore Asymmetric Pause bit */
  1860. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
  1861. }
  1862. skge_link_down(skge);
  1863. yukon_init(hw, port);
  1864. }
  1865. static void yukon_phy_intr(struct skge_port *skge)
  1866. {
  1867. struct skge_hw *hw = skge->hw;
  1868. int port = skge->port;
  1869. const char *reason = NULL;
  1870. u16 istatus, phystat;
  1871. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1872. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1873. if (netif_msg_intr(skge))
  1874. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1875. skge->netdev->name, istatus, phystat);
  1876. if (istatus & PHY_M_IS_AN_COMPL) {
  1877. if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
  1878. & PHY_M_AN_RF) {
  1879. reason = "remote fault";
  1880. goto failed;
  1881. }
  1882. if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1883. reason = "master/slave fault";
  1884. goto failed;
  1885. }
  1886. if (!(phystat & PHY_M_PS_SPDUP_RES)) {
  1887. reason = "speed/duplex";
  1888. goto failed;
  1889. }
  1890. skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
  1891. ? DUPLEX_FULL : DUPLEX_HALF;
  1892. skge->speed = yukon_speed(hw, phystat);
  1893. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1894. switch (phystat & PHY_M_PS_PAUSE_MSK) {
  1895. case PHY_M_PS_PAUSE_MSK:
  1896. skge->flow_status = FLOW_STAT_SYMMETRIC;
  1897. break;
  1898. case PHY_M_PS_RX_P_EN:
  1899. skge->flow_status = FLOW_STAT_REM_SEND;
  1900. break;
  1901. case PHY_M_PS_TX_P_EN:
  1902. skge->flow_status = FLOW_STAT_LOC_SEND;
  1903. break;
  1904. default:
  1905. skge->flow_status = FLOW_STAT_NONE;
  1906. }
  1907. if (skge->flow_status == FLOW_STAT_NONE ||
  1908. (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
  1909. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1910. else
  1911. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1912. yukon_link_up(skge);
  1913. return;
  1914. }
  1915. if (istatus & PHY_M_IS_LSP_CHANGE)
  1916. skge->speed = yukon_speed(hw, phystat);
  1917. if (istatus & PHY_M_IS_DUP_CHANGE)
  1918. skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1919. if (istatus & PHY_M_IS_LST_CHANGE) {
  1920. if (phystat & PHY_M_PS_LINK_UP)
  1921. yukon_link_up(skge);
  1922. else
  1923. yukon_link_down(skge);
  1924. }
  1925. return;
  1926. failed:
  1927. printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
  1928. skge->netdev->name, reason);
  1929. /* XXX restart autonegotiation? */
  1930. }
  1931. static void skge_phy_reset(struct skge_port *skge)
  1932. {
  1933. struct skge_hw *hw = skge->hw;
  1934. int port = skge->port;
  1935. struct net_device *dev = hw->dev[port];
  1936. netif_stop_queue(skge->netdev);
  1937. netif_carrier_off(skge->netdev);
  1938. spin_lock_bh(&hw->phy_lock);
  1939. if (hw->chip_id == CHIP_ID_GENESIS) {
  1940. genesis_reset(hw, port);
  1941. genesis_mac_init(hw, port);
  1942. } else {
  1943. yukon_reset(hw, port);
  1944. yukon_init(hw, port);
  1945. }
  1946. spin_unlock_bh(&hw->phy_lock);
  1947. dev->set_multicast_list(dev);
  1948. }
  1949. /* Basic MII support */
  1950. static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1951. {
  1952. struct mii_ioctl_data *data = if_mii(ifr);
  1953. struct skge_port *skge = netdev_priv(dev);
  1954. struct skge_hw *hw = skge->hw;
  1955. int err = -EOPNOTSUPP;
  1956. if (!netif_running(dev))
  1957. return -ENODEV; /* Phy still in reset */
  1958. switch(cmd) {
  1959. case SIOCGMIIPHY:
  1960. data->phy_id = hw->phy_addr;
  1961. /* fallthru */
  1962. case SIOCGMIIREG: {
  1963. u16 val = 0;
  1964. spin_lock_bh(&hw->phy_lock);
  1965. if (hw->chip_id == CHIP_ID_GENESIS)
  1966. err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  1967. else
  1968. err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  1969. spin_unlock_bh(&hw->phy_lock);
  1970. data->val_out = val;
  1971. break;
  1972. }
  1973. case SIOCSMIIREG:
  1974. if (!capable(CAP_NET_ADMIN))
  1975. return -EPERM;
  1976. spin_lock_bh(&hw->phy_lock);
  1977. if (hw->chip_id == CHIP_ID_GENESIS)
  1978. err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  1979. data->val_in);
  1980. else
  1981. err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  1982. data->val_in);
  1983. spin_unlock_bh(&hw->phy_lock);
  1984. break;
  1985. }
  1986. return err;
  1987. }
  1988. static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
  1989. {
  1990. u32 end;
  1991. start /= 8;
  1992. len /= 8;
  1993. end = start + len - 1;
  1994. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  1995. skge_write32(hw, RB_ADDR(q, RB_START), start);
  1996. skge_write32(hw, RB_ADDR(q, RB_WP), start);
  1997. skge_write32(hw, RB_ADDR(q, RB_RP), start);
  1998. skge_write32(hw, RB_ADDR(q, RB_END), end);
  1999. if (q == Q_R1 || q == Q_R2) {
  2000. /* Set thresholds on receive queue's */
  2001. skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
  2002. start + (2*len)/3);
  2003. skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
  2004. start + (len/3));
  2005. } else {
  2006. /* Enable store & forward on Tx queue's because
  2007. * Tx FIFO is only 4K on Genesis and 1K on Yukon
  2008. */
  2009. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  2010. }
  2011. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  2012. }
  2013. /* Setup Bus Memory Interface */
  2014. static void skge_qset(struct skge_port *skge, u16 q,
  2015. const struct skge_element *e)
  2016. {
  2017. struct skge_hw *hw = skge->hw;
  2018. u32 watermark = 0x600;
  2019. u64 base = skge->dma + (e->desc - skge->mem);
  2020. /* optimization to reduce window on 32bit/33mhz */
  2021. if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
  2022. watermark /= 2;
  2023. skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
  2024. skge_write32(hw, Q_ADDR(q, Q_F), watermark);
  2025. skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
  2026. skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
  2027. }
  2028. static int skge_up(struct net_device *dev)
  2029. {
  2030. struct skge_port *skge = netdev_priv(dev);
  2031. struct skge_hw *hw = skge->hw;
  2032. int port = skge->port;
  2033. u32 chunk, ram_addr;
  2034. size_t rx_size, tx_size;
  2035. int err;
  2036. if (!is_valid_ether_addr(dev->dev_addr))
  2037. return -EINVAL;
  2038. if (netif_msg_ifup(skge))
  2039. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  2040. if (dev->mtu > RX_BUF_SIZE)
  2041. skge->rx_buf_size = dev->mtu + ETH_HLEN;
  2042. else
  2043. skge->rx_buf_size = RX_BUF_SIZE;
  2044. rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
  2045. tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
  2046. skge->mem_size = tx_size + rx_size;
  2047. skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
  2048. if (!skge->mem)
  2049. return -ENOMEM;
  2050. BUG_ON(skge->dma & 7);
  2051. if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
  2052. dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
  2053. err = -EINVAL;
  2054. goto free_pci_mem;
  2055. }
  2056. memset(skge->mem, 0, skge->mem_size);
  2057. err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
  2058. if (err)
  2059. goto free_pci_mem;
  2060. err = skge_rx_fill(dev);
  2061. if (err)
  2062. goto free_rx_ring;
  2063. err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
  2064. skge->dma + rx_size);
  2065. if (err)
  2066. goto free_rx_ring;
  2067. /* Initialize MAC */
  2068. spin_lock_bh(&hw->phy_lock);
  2069. if (hw->chip_id == CHIP_ID_GENESIS)
  2070. genesis_mac_init(hw, port);
  2071. else
  2072. yukon_mac_init(hw, port);
  2073. spin_unlock_bh(&hw->phy_lock);
  2074. /* Configure RAMbuffers */
  2075. chunk = hw->ram_size / ((hw->ports + 1)*2);
  2076. ram_addr = hw->ram_offset + 2 * chunk * port;
  2077. skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
  2078. skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
  2079. BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
  2080. skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
  2081. skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
  2082. /* Start receiver BMU */
  2083. wmb();
  2084. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
  2085. skge_led(skge, LED_MODE_ON);
  2086. spin_lock_irq(&hw->hw_lock);
  2087. hw->intr_mask |= portmask[port];
  2088. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2089. spin_unlock_irq(&hw->hw_lock);
  2090. napi_enable(&skge->napi);
  2091. return 0;
  2092. free_rx_ring:
  2093. skge_rx_clean(skge);
  2094. kfree(skge->rx_ring.start);
  2095. free_pci_mem:
  2096. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  2097. skge->mem = NULL;
  2098. return err;
  2099. }
  2100. static int skge_down(struct net_device *dev)
  2101. {
  2102. struct skge_port *skge = netdev_priv(dev);
  2103. struct skge_hw *hw = skge->hw;
  2104. int port = skge->port;
  2105. if (skge->mem == NULL)
  2106. return 0;
  2107. if (netif_msg_ifdown(skge))
  2108. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  2109. netif_stop_queue(dev);
  2110. if (hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC)
  2111. del_timer_sync(&skge->link_timer);
  2112. napi_disable(&skge->napi);
  2113. netif_carrier_off(dev);
  2114. spin_lock_irq(&hw->hw_lock);
  2115. hw->intr_mask &= ~portmask[port];
  2116. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2117. spin_unlock_irq(&hw->hw_lock);
  2118. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  2119. if (hw->chip_id == CHIP_ID_GENESIS)
  2120. genesis_stop(skge);
  2121. else
  2122. yukon_stop(skge);
  2123. /* Stop transmitter */
  2124. skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
  2125. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  2126. RB_RST_SET|RB_DIS_OP_MD);
  2127. /* Disable Force Sync bit and Enable Alloc bit */
  2128. skge_write8(hw, SK_REG(port, TXA_CTRL),
  2129. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  2130. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  2131. skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  2132. skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  2133. /* Reset PCI FIFO */
  2134. skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
  2135. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  2136. /* Reset the RAM Buffer async Tx queue */
  2137. skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
  2138. /* stop receiver */
  2139. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
  2140. skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
  2141. RB_RST_SET|RB_DIS_OP_MD);
  2142. skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
  2143. if (hw->chip_id == CHIP_ID_GENESIS) {
  2144. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
  2145. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
  2146. } else {
  2147. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  2148. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  2149. }
  2150. skge_led(skge, LED_MODE_OFF);
  2151. netif_tx_lock_bh(dev);
  2152. skge_tx_clean(dev);
  2153. netif_tx_unlock_bh(dev);
  2154. skge_rx_clean(skge);
  2155. kfree(skge->rx_ring.start);
  2156. kfree(skge->tx_ring.start);
  2157. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  2158. skge->mem = NULL;
  2159. return 0;
  2160. }
  2161. static inline int skge_avail(const struct skge_ring *ring)
  2162. {
  2163. smp_mb();
  2164. return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
  2165. + (ring->to_clean - ring->to_use) - 1;
  2166. }
  2167. static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  2168. {
  2169. struct skge_port *skge = netdev_priv(dev);
  2170. struct skge_hw *hw = skge->hw;
  2171. struct skge_element *e;
  2172. struct skge_tx_desc *td;
  2173. int i;
  2174. u32 control, len;
  2175. u64 map;
  2176. if (skb_padto(skb, ETH_ZLEN))
  2177. return NETDEV_TX_OK;
  2178. if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
  2179. return NETDEV_TX_BUSY;
  2180. e = skge->tx_ring.to_use;
  2181. td = e->desc;
  2182. BUG_ON(td->control & BMU_OWN);
  2183. e->skb = skb;
  2184. len = skb_headlen(skb);
  2185. map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  2186. pci_unmap_addr_set(e, mapaddr, map);
  2187. pci_unmap_len_set(e, maplen, len);
  2188. td->dma_lo = map;
  2189. td->dma_hi = map >> 32;
  2190. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2191. const int offset = skb_transport_offset(skb);
  2192. /* This seems backwards, but it is what the sk98lin
  2193. * does. Looks like hardware is wrong?
  2194. */
  2195. if (ipip_hdr(skb)->protocol == IPPROTO_UDP
  2196. && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
  2197. control = BMU_TCP_CHECK;
  2198. else
  2199. control = BMU_UDP_CHECK;
  2200. td->csum_offs = 0;
  2201. td->csum_start = offset;
  2202. td->csum_write = offset + skb->csum_offset;
  2203. } else
  2204. control = BMU_CHECK;
  2205. if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
  2206. control |= BMU_EOF| BMU_IRQ_EOF;
  2207. else {
  2208. struct skge_tx_desc *tf = td;
  2209. control |= BMU_STFWD;
  2210. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2211. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2212. map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  2213. frag->size, PCI_DMA_TODEVICE);
  2214. e = e->next;
  2215. e->skb = skb;
  2216. tf = e->desc;
  2217. BUG_ON(tf->control & BMU_OWN);
  2218. tf->dma_lo = map;
  2219. tf->dma_hi = (u64) map >> 32;
  2220. pci_unmap_addr_set(e, mapaddr, map);
  2221. pci_unmap_len_set(e, maplen, frag->size);
  2222. tf->control = BMU_OWN | BMU_SW | control | frag->size;
  2223. }
  2224. tf->control |= BMU_EOF | BMU_IRQ_EOF;
  2225. }
  2226. /* Make sure all the descriptors written */
  2227. wmb();
  2228. td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
  2229. wmb();
  2230. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
  2231. if (unlikely(netif_msg_tx_queued(skge)))
  2232. printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
  2233. dev->name, e - skge->tx_ring.start, skb->len);
  2234. skge->tx_ring.to_use = e->next;
  2235. smp_wmb();
  2236. if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
  2237. pr_debug("%s: transmit queue full\n", dev->name);
  2238. netif_stop_queue(dev);
  2239. }
  2240. dev->trans_start = jiffies;
  2241. return NETDEV_TX_OK;
  2242. }
  2243. /* Free resources associated with this reing element */
  2244. static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
  2245. u32 control)
  2246. {
  2247. struct pci_dev *pdev = skge->hw->pdev;
  2248. /* skb header vs. fragment */
  2249. if (control & BMU_STF)
  2250. pci_unmap_single(pdev, pci_unmap_addr(e, mapaddr),
  2251. pci_unmap_len(e, maplen),
  2252. PCI_DMA_TODEVICE);
  2253. else
  2254. pci_unmap_page(pdev, pci_unmap_addr(e, mapaddr),
  2255. pci_unmap_len(e, maplen),
  2256. PCI_DMA_TODEVICE);
  2257. if (control & BMU_EOF) {
  2258. if (unlikely(netif_msg_tx_done(skge)))
  2259. printk(KERN_DEBUG PFX "%s: tx done slot %td\n",
  2260. skge->netdev->name, e - skge->tx_ring.start);
  2261. dev_kfree_skb(e->skb);
  2262. }
  2263. }
  2264. /* Free all buffers in transmit ring */
  2265. static void skge_tx_clean(struct net_device *dev)
  2266. {
  2267. struct skge_port *skge = netdev_priv(dev);
  2268. struct skge_element *e;
  2269. for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
  2270. struct skge_tx_desc *td = e->desc;
  2271. skge_tx_free(skge, e, td->control);
  2272. td->control = 0;
  2273. }
  2274. skge->tx_ring.to_clean = e;
  2275. netif_wake_queue(dev);
  2276. }
  2277. static void skge_tx_timeout(struct net_device *dev)
  2278. {
  2279. struct skge_port *skge = netdev_priv(dev);
  2280. if (netif_msg_timer(skge))
  2281. printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
  2282. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
  2283. skge_tx_clean(dev);
  2284. }
  2285. static int skge_change_mtu(struct net_device *dev, int new_mtu)
  2286. {
  2287. int err;
  2288. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  2289. return -EINVAL;
  2290. if (!netif_running(dev)) {
  2291. dev->mtu = new_mtu;
  2292. return 0;
  2293. }
  2294. skge_down(dev);
  2295. dev->mtu = new_mtu;
  2296. err = skge_up(dev);
  2297. if (err)
  2298. dev_close(dev);
  2299. return err;
  2300. }
  2301. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2302. static void genesis_add_filter(u8 filter[8], const u8 *addr)
  2303. {
  2304. u32 crc, bit;
  2305. crc = ether_crc_le(ETH_ALEN, addr);
  2306. bit = ~crc & 0x3f;
  2307. filter[bit/8] |= 1 << (bit%8);
  2308. }
  2309. static void genesis_set_multicast(struct net_device *dev)
  2310. {
  2311. struct skge_port *skge = netdev_priv(dev);
  2312. struct skge_hw *hw = skge->hw;
  2313. int port = skge->port;
  2314. int i, count = dev->mc_count;
  2315. struct dev_mc_list *list = dev->mc_list;
  2316. u32 mode;
  2317. u8 filter[8];
  2318. mode = xm_read32(hw, port, XM_MODE);
  2319. mode |= XM_MD_ENA_HASH;
  2320. if (dev->flags & IFF_PROMISC)
  2321. mode |= XM_MD_ENA_PROM;
  2322. else
  2323. mode &= ~XM_MD_ENA_PROM;
  2324. if (dev->flags & IFF_ALLMULTI)
  2325. memset(filter, 0xff, sizeof(filter));
  2326. else {
  2327. memset(filter, 0, sizeof(filter));
  2328. if (skge->flow_status == FLOW_STAT_REM_SEND
  2329. || skge->flow_status == FLOW_STAT_SYMMETRIC)
  2330. genesis_add_filter(filter, pause_mc_addr);
  2331. for (i = 0; list && i < count; i++, list = list->next)
  2332. genesis_add_filter(filter, list->dmi_addr);
  2333. }
  2334. xm_write32(hw, port, XM_MODE, mode);
  2335. xm_outhash(hw, port, XM_HSM, filter);
  2336. }
  2337. static void yukon_add_filter(u8 filter[8], const u8 *addr)
  2338. {
  2339. u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
  2340. filter[bit/8] |= 1 << (bit%8);
  2341. }
  2342. static void yukon_set_multicast(struct net_device *dev)
  2343. {
  2344. struct skge_port *skge = netdev_priv(dev);
  2345. struct skge_hw *hw = skge->hw;
  2346. int port = skge->port;
  2347. struct dev_mc_list *list = dev->mc_list;
  2348. int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND
  2349. || skge->flow_status == FLOW_STAT_SYMMETRIC);
  2350. u16 reg;
  2351. u8 filter[8];
  2352. memset(filter, 0, sizeof(filter));
  2353. reg = gma_read16(hw, port, GM_RX_CTRL);
  2354. reg |= GM_RXCR_UCF_ENA;
  2355. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2356. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2357. else if (dev->flags & IFF_ALLMULTI) /* all multicast */
  2358. memset(filter, 0xff, sizeof(filter));
  2359. else if (dev->mc_count == 0 && !rx_pause)/* no multicast */
  2360. reg &= ~GM_RXCR_MCF_ENA;
  2361. else {
  2362. int i;
  2363. reg |= GM_RXCR_MCF_ENA;
  2364. if (rx_pause)
  2365. yukon_add_filter(filter, pause_mc_addr);
  2366. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2367. yukon_add_filter(filter, list->dmi_addr);
  2368. }
  2369. gma_write16(hw, port, GM_MC_ADDR_H1,
  2370. (u16)filter[0] | ((u16)filter[1] << 8));
  2371. gma_write16(hw, port, GM_MC_ADDR_H2,
  2372. (u16)filter[2] | ((u16)filter[3] << 8));
  2373. gma_write16(hw, port, GM_MC_ADDR_H3,
  2374. (u16)filter[4] | ((u16)filter[5] << 8));
  2375. gma_write16(hw, port, GM_MC_ADDR_H4,
  2376. (u16)filter[6] | ((u16)filter[7] << 8));
  2377. gma_write16(hw, port, GM_RX_CTRL, reg);
  2378. }
  2379. static inline u16 phy_length(const struct skge_hw *hw, u32 status)
  2380. {
  2381. if (hw->chip_id == CHIP_ID_GENESIS)
  2382. return status >> XMR_FS_LEN_SHIFT;
  2383. else
  2384. return status >> GMR_FS_LEN_SHIFT;
  2385. }
  2386. static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
  2387. {
  2388. if (hw->chip_id == CHIP_ID_GENESIS)
  2389. return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
  2390. else
  2391. return (status & GMR_FS_ANY_ERR) ||
  2392. (status & GMR_FS_RX_OK) == 0;
  2393. }
  2394. /* Get receive buffer from descriptor.
  2395. * Handles copy of small buffers and reallocation failures
  2396. */
  2397. static struct sk_buff *skge_rx_get(struct net_device *dev,
  2398. struct skge_element *e,
  2399. u32 control, u32 status, u16 csum)
  2400. {
  2401. struct skge_port *skge = netdev_priv(dev);
  2402. struct sk_buff *skb;
  2403. u16 len = control & BMU_BBC;
  2404. if (unlikely(netif_msg_rx_status(skge)))
  2405. printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
  2406. dev->name, e - skge->rx_ring.start,
  2407. status, len);
  2408. if (len > skge->rx_buf_size)
  2409. goto error;
  2410. if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
  2411. goto error;
  2412. if (bad_phy_status(skge->hw, status))
  2413. goto error;
  2414. if (phy_length(skge->hw, status) != len)
  2415. goto error;
  2416. if (len < RX_COPY_THRESHOLD) {
  2417. skb = netdev_alloc_skb(dev, len + 2);
  2418. if (!skb)
  2419. goto resubmit;
  2420. skb_reserve(skb, 2);
  2421. pci_dma_sync_single_for_cpu(skge->hw->pdev,
  2422. pci_unmap_addr(e, mapaddr),
  2423. len, PCI_DMA_FROMDEVICE);
  2424. skb_copy_from_linear_data(e->skb, skb->data, len);
  2425. pci_dma_sync_single_for_device(skge->hw->pdev,
  2426. pci_unmap_addr(e, mapaddr),
  2427. len, PCI_DMA_FROMDEVICE);
  2428. skge_rx_reuse(e, skge->rx_buf_size);
  2429. } else {
  2430. struct sk_buff *nskb;
  2431. nskb = netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN);
  2432. if (!nskb)
  2433. goto resubmit;
  2434. skb_reserve(nskb, NET_IP_ALIGN);
  2435. pci_unmap_single(skge->hw->pdev,
  2436. pci_unmap_addr(e, mapaddr),
  2437. pci_unmap_len(e, maplen),
  2438. PCI_DMA_FROMDEVICE);
  2439. skb = e->skb;
  2440. prefetch(skb->data);
  2441. skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
  2442. }
  2443. skb_put(skb, len);
  2444. if (skge->rx_csum) {
  2445. skb->csum = csum;
  2446. skb->ip_summed = CHECKSUM_COMPLETE;
  2447. }
  2448. skb->protocol = eth_type_trans(skb, dev);
  2449. return skb;
  2450. error:
  2451. if (netif_msg_rx_err(skge))
  2452. printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
  2453. dev->name, e - skge->rx_ring.start,
  2454. control, status);
  2455. if (skge->hw->chip_id == CHIP_ID_GENESIS) {
  2456. if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
  2457. skge->net_stats.rx_length_errors++;
  2458. if (status & XMR_FS_FRA_ERR)
  2459. skge->net_stats.rx_frame_errors++;
  2460. if (status & XMR_FS_FCS_ERR)
  2461. skge->net_stats.rx_crc_errors++;
  2462. } else {
  2463. if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
  2464. skge->net_stats.rx_length_errors++;
  2465. if (status & GMR_FS_FRAGMENT)
  2466. skge->net_stats.rx_frame_errors++;
  2467. if (status & GMR_FS_CRC_ERR)
  2468. skge->net_stats.rx_crc_errors++;
  2469. }
  2470. resubmit:
  2471. skge_rx_reuse(e, skge->rx_buf_size);
  2472. return NULL;
  2473. }
  2474. /* Free all buffers in Tx ring which are no longer owned by device */
  2475. static void skge_tx_done(struct net_device *dev)
  2476. {
  2477. struct skge_port *skge = netdev_priv(dev);
  2478. struct skge_ring *ring = &skge->tx_ring;
  2479. struct skge_element *e;
  2480. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2481. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  2482. u32 control = ((const struct skge_tx_desc *) e->desc)->control;
  2483. if (control & BMU_OWN)
  2484. break;
  2485. skge_tx_free(skge, e, control);
  2486. }
  2487. skge->tx_ring.to_clean = e;
  2488. /* Can run lockless until we need to synchronize to restart queue. */
  2489. smp_mb();
  2490. if (unlikely(netif_queue_stopped(dev) &&
  2491. skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
  2492. netif_tx_lock(dev);
  2493. if (unlikely(netif_queue_stopped(dev) &&
  2494. skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
  2495. netif_wake_queue(dev);
  2496. }
  2497. netif_tx_unlock(dev);
  2498. }
  2499. }
  2500. static int skge_poll(struct napi_struct *napi, int to_do)
  2501. {
  2502. struct skge_port *skge = container_of(napi, struct skge_port, napi);
  2503. struct net_device *dev = skge->netdev;
  2504. struct skge_hw *hw = skge->hw;
  2505. struct skge_ring *ring = &skge->rx_ring;
  2506. struct skge_element *e;
  2507. int work_done = 0;
  2508. skge_tx_done(dev);
  2509. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2510. for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
  2511. struct skge_rx_desc *rd = e->desc;
  2512. struct sk_buff *skb;
  2513. u32 control;
  2514. rmb();
  2515. control = rd->control;
  2516. if (control & BMU_OWN)
  2517. break;
  2518. skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
  2519. if (likely(skb)) {
  2520. dev->last_rx = jiffies;
  2521. netif_receive_skb(skb);
  2522. ++work_done;
  2523. }
  2524. }
  2525. ring->to_clean = e;
  2526. /* restart receiver */
  2527. wmb();
  2528. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
  2529. if (work_done < to_do) {
  2530. spin_lock_irq(&hw->hw_lock);
  2531. __netif_rx_complete(dev, napi);
  2532. hw->intr_mask |= napimask[skge->port];
  2533. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2534. skge_read32(hw, B0_IMSK);
  2535. spin_unlock_irq(&hw->hw_lock);
  2536. }
  2537. return work_done;
  2538. }
  2539. /* Parity errors seem to happen when Genesis is connected to a switch
  2540. * with no other ports present. Heartbeat error??
  2541. */
  2542. static void skge_mac_parity(struct skge_hw *hw, int port)
  2543. {
  2544. struct net_device *dev = hw->dev[port];
  2545. if (dev) {
  2546. struct skge_port *skge = netdev_priv(dev);
  2547. ++skge->net_stats.tx_heartbeat_errors;
  2548. }
  2549. if (hw->chip_id == CHIP_ID_GENESIS)
  2550. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  2551. MFF_CLR_PERR);
  2552. else
  2553. /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
  2554. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
  2555. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  2556. ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
  2557. }
  2558. static void skge_mac_intr(struct skge_hw *hw, int port)
  2559. {
  2560. if (hw->chip_id == CHIP_ID_GENESIS)
  2561. genesis_mac_intr(hw, port);
  2562. else
  2563. yukon_mac_intr(hw, port);
  2564. }
  2565. /* Handle device specific framing and timeout interrupts */
  2566. static void skge_error_irq(struct skge_hw *hw)
  2567. {
  2568. struct pci_dev *pdev = hw->pdev;
  2569. u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2570. if (hw->chip_id == CHIP_ID_GENESIS) {
  2571. /* clear xmac errors */
  2572. if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
  2573. skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
  2574. if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
  2575. skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
  2576. } else {
  2577. /* Timestamp (unused) overflow */
  2578. if (hwstatus & IS_IRQ_TIST_OV)
  2579. skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2580. }
  2581. if (hwstatus & IS_RAM_RD_PAR) {
  2582. dev_err(&pdev->dev, "Ram read data parity error\n");
  2583. skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
  2584. }
  2585. if (hwstatus & IS_RAM_WR_PAR) {
  2586. dev_err(&pdev->dev, "Ram write data parity error\n");
  2587. skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
  2588. }
  2589. if (hwstatus & IS_M1_PAR_ERR)
  2590. skge_mac_parity(hw, 0);
  2591. if (hwstatus & IS_M2_PAR_ERR)
  2592. skge_mac_parity(hw, 1);
  2593. if (hwstatus & IS_R1_PAR_ERR) {
  2594. dev_err(&pdev->dev, "%s: receive queue parity error\n",
  2595. hw->dev[0]->name);
  2596. skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
  2597. }
  2598. if (hwstatus & IS_R2_PAR_ERR) {
  2599. dev_err(&pdev->dev, "%s: receive queue parity error\n",
  2600. hw->dev[1]->name);
  2601. skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
  2602. }
  2603. if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
  2604. u16 pci_status, pci_cmd;
  2605. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  2606. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  2607. dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
  2608. pci_cmd, pci_status);
  2609. /* Write the error bits back to clear them. */
  2610. pci_status &= PCI_STATUS_ERROR_BITS;
  2611. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2612. pci_write_config_word(pdev, PCI_COMMAND,
  2613. pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  2614. pci_write_config_word(pdev, PCI_STATUS, pci_status);
  2615. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2616. /* if error still set then just ignore it */
  2617. hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2618. if (hwstatus & IS_IRQ_STAT) {
  2619. dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
  2620. hw->intr_mask &= ~IS_HW_ERR;
  2621. }
  2622. }
  2623. }
  2624. /*
  2625. * Interrupt from PHY are handled in tasklet (softirq)
  2626. * because accessing phy registers requires spin wait which might
  2627. * cause excess interrupt latency.
  2628. */
  2629. static void skge_extirq(unsigned long arg)
  2630. {
  2631. struct skge_hw *hw = (struct skge_hw *) arg;
  2632. int port;
  2633. for (port = 0; port < hw->ports; port++) {
  2634. struct net_device *dev = hw->dev[port];
  2635. if (netif_running(dev)) {
  2636. struct skge_port *skge = netdev_priv(dev);
  2637. spin_lock(&hw->phy_lock);
  2638. if (hw->chip_id != CHIP_ID_GENESIS)
  2639. yukon_phy_intr(skge);
  2640. else if (hw->phy_type == SK_PHY_BCOM)
  2641. bcom_phy_intr(skge);
  2642. spin_unlock(&hw->phy_lock);
  2643. }
  2644. }
  2645. spin_lock_irq(&hw->hw_lock);
  2646. hw->intr_mask |= IS_EXT_REG;
  2647. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2648. skge_read32(hw, B0_IMSK);
  2649. spin_unlock_irq(&hw->hw_lock);
  2650. }
  2651. static irqreturn_t skge_intr(int irq, void *dev_id)
  2652. {
  2653. struct skge_hw *hw = dev_id;
  2654. u32 status;
  2655. int handled = 0;
  2656. spin_lock(&hw->hw_lock);
  2657. /* Reading this register masks IRQ */
  2658. status = skge_read32(hw, B0_SP_ISRC);
  2659. if (status == 0 || status == ~0)
  2660. goto out;
  2661. handled = 1;
  2662. status &= hw->intr_mask;
  2663. if (status & IS_EXT_REG) {
  2664. hw->intr_mask &= ~IS_EXT_REG;
  2665. tasklet_schedule(&hw->phy_task);
  2666. }
  2667. if (status & (IS_XA1_F|IS_R1_F)) {
  2668. struct skge_port *skge = netdev_priv(hw->dev[0]);
  2669. hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
  2670. netif_rx_schedule(hw->dev[0], &skge->napi);
  2671. }
  2672. if (status & IS_PA_TO_TX1)
  2673. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
  2674. if (status & IS_PA_TO_RX1) {
  2675. struct skge_port *skge = netdev_priv(hw->dev[0]);
  2676. ++skge->net_stats.rx_over_errors;
  2677. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
  2678. }
  2679. if (status & IS_MAC1)
  2680. skge_mac_intr(hw, 0);
  2681. if (hw->dev[1]) {
  2682. struct skge_port *skge = netdev_priv(hw->dev[1]);
  2683. if (status & (IS_XA2_F|IS_R2_F)) {
  2684. hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
  2685. netif_rx_schedule(hw->dev[1], &skge->napi);
  2686. }
  2687. if (status & IS_PA_TO_RX2) {
  2688. ++skge->net_stats.rx_over_errors;
  2689. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
  2690. }
  2691. if (status & IS_PA_TO_TX2)
  2692. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
  2693. if (status & IS_MAC2)
  2694. skge_mac_intr(hw, 1);
  2695. }
  2696. if (status & IS_HW_ERR)
  2697. skge_error_irq(hw);
  2698. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2699. skge_read32(hw, B0_IMSK);
  2700. out:
  2701. spin_unlock(&hw->hw_lock);
  2702. return IRQ_RETVAL(handled);
  2703. }
  2704. #ifdef CONFIG_NET_POLL_CONTROLLER
  2705. static void skge_netpoll(struct net_device *dev)
  2706. {
  2707. struct skge_port *skge = netdev_priv(dev);
  2708. disable_irq(dev->irq);
  2709. skge_intr(dev->irq, skge->hw);
  2710. enable_irq(dev->irq);
  2711. }
  2712. #endif
  2713. static int skge_set_mac_address(struct net_device *dev, void *p)
  2714. {
  2715. struct skge_port *skge = netdev_priv(dev);
  2716. struct skge_hw *hw = skge->hw;
  2717. unsigned port = skge->port;
  2718. const struct sockaddr *addr = p;
  2719. u16 ctrl;
  2720. if (!is_valid_ether_addr(addr->sa_data))
  2721. return -EADDRNOTAVAIL;
  2722. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2723. if (!netif_running(dev)) {
  2724. memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
  2725. memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
  2726. } else {
  2727. /* disable Rx */
  2728. spin_lock_bh(&hw->phy_lock);
  2729. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  2730. gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
  2731. memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
  2732. memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
  2733. if (hw->chip_id == CHIP_ID_GENESIS)
  2734. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  2735. else {
  2736. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2737. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2738. }
  2739. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  2740. spin_unlock_bh(&hw->phy_lock);
  2741. }
  2742. return 0;
  2743. }
  2744. static const struct {
  2745. u8 id;
  2746. const char *name;
  2747. } skge_chips[] = {
  2748. { CHIP_ID_GENESIS, "Genesis" },
  2749. { CHIP_ID_YUKON, "Yukon" },
  2750. { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
  2751. { CHIP_ID_YUKON_LP, "Yukon-LP"},
  2752. };
  2753. static const char *skge_board_name(const struct skge_hw *hw)
  2754. {
  2755. int i;
  2756. static char buf[16];
  2757. for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
  2758. if (skge_chips[i].id == hw->chip_id)
  2759. return skge_chips[i].name;
  2760. snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
  2761. return buf;
  2762. }
  2763. /*
  2764. * Setup the board data structure, but don't bring up
  2765. * the port(s)
  2766. */
  2767. static int skge_reset(struct skge_hw *hw)
  2768. {
  2769. u32 reg;
  2770. u16 ctst, pci_status;
  2771. u8 t8, mac_cfg, pmd_type;
  2772. int i;
  2773. ctst = skge_read16(hw, B0_CTST);
  2774. /* do a SW reset */
  2775. skge_write8(hw, B0_CTST, CS_RST_SET);
  2776. skge_write8(hw, B0_CTST, CS_RST_CLR);
  2777. /* clear PCI errors, if any */
  2778. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2779. skge_write8(hw, B2_TST_CTRL2, 0);
  2780. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
  2781. pci_write_config_word(hw->pdev, PCI_STATUS,
  2782. pci_status | PCI_STATUS_ERROR_BITS);
  2783. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2784. skge_write8(hw, B0_CTST, CS_MRST_CLR);
  2785. /* restore CLK_RUN bits (for Yukon-Lite) */
  2786. skge_write16(hw, B0_CTST,
  2787. ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
  2788. hw->chip_id = skge_read8(hw, B2_CHIP_ID);
  2789. hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
  2790. pmd_type = skge_read8(hw, B2_PMD_TYP);
  2791. hw->copper = (pmd_type == 'T' || pmd_type == '1');
  2792. switch (hw->chip_id) {
  2793. case CHIP_ID_GENESIS:
  2794. switch (hw->phy_type) {
  2795. case SK_PHY_XMAC:
  2796. hw->phy_addr = PHY_ADDR_XMAC;
  2797. break;
  2798. case SK_PHY_BCOM:
  2799. hw->phy_addr = PHY_ADDR_BCOM;
  2800. break;
  2801. default:
  2802. dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
  2803. hw->phy_type);
  2804. return -EOPNOTSUPP;
  2805. }
  2806. break;
  2807. case CHIP_ID_YUKON:
  2808. case CHIP_ID_YUKON_LITE:
  2809. case CHIP_ID_YUKON_LP:
  2810. if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
  2811. hw->copper = 1;
  2812. hw->phy_addr = PHY_ADDR_MARV;
  2813. break;
  2814. default:
  2815. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2816. hw->chip_id);
  2817. return -EOPNOTSUPP;
  2818. }
  2819. mac_cfg = skge_read8(hw, B2_MAC_CFG);
  2820. hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
  2821. hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
  2822. /* read the adapters RAM size */
  2823. t8 = skge_read8(hw, B2_E_0);
  2824. if (hw->chip_id == CHIP_ID_GENESIS) {
  2825. if (t8 == 3) {
  2826. /* special case: 4 x 64k x 36, offset = 0x80000 */
  2827. hw->ram_size = 0x100000;
  2828. hw->ram_offset = 0x80000;
  2829. } else
  2830. hw->ram_size = t8 * 512;
  2831. }
  2832. else if (t8 == 0)
  2833. hw->ram_size = 0x20000;
  2834. else
  2835. hw->ram_size = t8 * 4096;
  2836. hw->intr_mask = IS_HW_ERR;
  2837. /* Use PHY IRQ for all but fiber based Genesis board */
  2838. if (!(hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC))
  2839. hw->intr_mask |= IS_EXT_REG;
  2840. if (hw->chip_id == CHIP_ID_GENESIS)
  2841. genesis_init(hw);
  2842. else {
  2843. /* switch power to VCC (WA for VAUX problem) */
  2844. skge_write8(hw, B0_POWER_CTRL,
  2845. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  2846. /* avoid boards with stuck Hardware error bits */
  2847. if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
  2848. (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
  2849. dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
  2850. hw->intr_mask &= ~IS_HW_ERR;
  2851. }
  2852. /* Clear PHY COMA */
  2853. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2854. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
  2855. reg &= ~PCI_PHY_COMA;
  2856. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
  2857. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2858. for (i = 0; i < hw->ports; i++) {
  2859. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2860. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2861. }
  2862. }
  2863. /* turn off hardware timer (unused) */
  2864. skge_write8(hw, B2_TI_CTRL, TIM_STOP);
  2865. skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2866. skge_write8(hw, B0_LED, LED_STAT_ON);
  2867. /* enable the Tx Arbiters */
  2868. for (i = 0; i < hw->ports; i++)
  2869. skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2870. /* Initialize ram interface */
  2871. skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
  2872. skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
  2873. skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
  2874. skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
  2875. skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
  2876. skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
  2877. skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
  2878. skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
  2879. skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
  2880. skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
  2881. skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
  2882. skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
  2883. skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
  2884. skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
  2885. /* Set interrupt moderation for Transmit only
  2886. * Receive interrupts avoided by NAPI
  2887. */
  2888. skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
  2889. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
  2890. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  2891. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2892. for (i = 0; i < hw->ports; i++) {
  2893. if (hw->chip_id == CHIP_ID_GENESIS)
  2894. genesis_reset(hw, i);
  2895. else
  2896. yukon_reset(hw, i);
  2897. }
  2898. return 0;
  2899. }
  2900. /* Initialize network device */
  2901. static struct net_device *skge_devinit(struct skge_hw *hw, int port,
  2902. int highmem)
  2903. {
  2904. struct skge_port *skge;
  2905. struct net_device *dev = alloc_etherdev(sizeof(*skge));
  2906. if (!dev) {
  2907. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  2908. return NULL;
  2909. }
  2910. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2911. dev->open = skge_up;
  2912. dev->stop = skge_down;
  2913. dev->do_ioctl = skge_ioctl;
  2914. dev->hard_start_xmit = skge_xmit_frame;
  2915. dev->get_stats = skge_get_stats;
  2916. if (hw->chip_id == CHIP_ID_GENESIS)
  2917. dev->set_multicast_list = genesis_set_multicast;
  2918. else
  2919. dev->set_multicast_list = yukon_set_multicast;
  2920. dev->set_mac_address = skge_set_mac_address;
  2921. dev->change_mtu = skge_change_mtu;
  2922. SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
  2923. dev->tx_timeout = skge_tx_timeout;
  2924. dev->watchdog_timeo = TX_WATCHDOG;
  2925. #ifdef CONFIG_NET_POLL_CONTROLLER
  2926. dev->poll_controller = skge_netpoll;
  2927. #endif
  2928. dev->irq = hw->pdev->irq;
  2929. if (highmem)
  2930. dev->features |= NETIF_F_HIGHDMA;
  2931. skge = netdev_priv(dev);
  2932. netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
  2933. skge->netdev = dev;
  2934. skge->hw = hw;
  2935. skge->msg_enable = netif_msg_init(debug, default_msg);
  2936. skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
  2937. skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
  2938. /* Auto speed and flow control */
  2939. skge->autoneg = AUTONEG_ENABLE;
  2940. skge->flow_control = FLOW_MODE_SYM_OR_REM;
  2941. skge->duplex = -1;
  2942. skge->speed = -1;
  2943. skge->advertising = skge_supported_modes(hw);
  2944. if (pci_wake_enabled(hw->pdev))
  2945. skge->wol = wol_supported(hw) & WAKE_MAGIC;
  2946. hw->dev[port] = dev;
  2947. skge->port = port;
  2948. /* Only used for Genesis XMAC */
  2949. setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
  2950. if (hw->chip_id != CHIP_ID_GENESIS) {
  2951. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2952. skge->rx_csum = 1;
  2953. }
  2954. /* read the mac address */
  2955. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
  2956. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2957. /* device is off until link detection */
  2958. netif_carrier_off(dev);
  2959. netif_stop_queue(dev);
  2960. return dev;
  2961. }
  2962. static void __devinit skge_show_addr(struct net_device *dev)
  2963. {
  2964. const struct skge_port *skge = netdev_priv(dev);
  2965. DECLARE_MAC_BUF(mac);
  2966. if (netif_msg_probe(skge))
  2967. printk(KERN_INFO PFX "%s: addr %s\n",
  2968. dev->name, print_mac(mac, dev->dev_addr));
  2969. }
  2970. static int __devinit skge_probe(struct pci_dev *pdev,
  2971. const struct pci_device_id *ent)
  2972. {
  2973. struct net_device *dev, *dev1;
  2974. struct skge_hw *hw;
  2975. int err, using_dac = 0;
  2976. err = pci_enable_device(pdev);
  2977. if (err) {
  2978. dev_err(&pdev->dev, "cannot enable PCI device\n");
  2979. goto err_out;
  2980. }
  2981. err = pci_request_regions(pdev, DRV_NAME);
  2982. if (err) {
  2983. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  2984. goto err_out_disable_pdev;
  2985. }
  2986. pci_set_master(pdev);
  2987. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  2988. using_dac = 1;
  2989. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2990. } else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
  2991. using_dac = 0;
  2992. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  2993. }
  2994. if (err) {
  2995. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2996. goto err_out_free_regions;
  2997. }
  2998. #ifdef __BIG_ENDIAN
  2999. /* byte swap descriptors in hardware */
  3000. {
  3001. u32 reg;
  3002. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3003. reg |= PCI_REV_DESC;
  3004. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  3005. }
  3006. #endif
  3007. err = -ENOMEM;
  3008. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3009. if (!hw) {
  3010. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3011. goto err_out_free_regions;
  3012. }
  3013. hw->pdev = pdev;
  3014. spin_lock_init(&hw->hw_lock);
  3015. spin_lock_init(&hw->phy_lock);
  3016. tasklet_init(&hw->phy_task, &skge_extirq, (unsigned long) hw);
  3017. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3018. if (!hw->regs) {
  3019. dev_err(&pdev->dev, "cannot map device registers\n");
  3020. goto err_out_free_hw;
  3021. }
  3022. err = skge_reset(hw);
  3023. if (err)
  3024. goto err_out_iounmap;
  3025. printk(KERN_INFO PFX DRV_VERSION " addr 0x%llx irq %d chip %s rev %d\n",
  3026. (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
  3027. skge_board_name(hw), hw->chip_rev);
  3028. dev = skge_devinit(hw, 0, using_dac);
  3029. if (!dev)
  3030. goto err_out_led_off;
  3031. /* Some motherboards are broken and has zero in ROM. */
  3032. if (!is_valid_ether_addr(dev->dev_addr))
  3033. dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
  3034. err = register_netdev(dev);
  3035. if (err) {
  3036. dev_err(&pdev->dev, "cannot register net device\n");
  3037. goto err_out_free_netdev;
  3038. }
  3039. err = request_irq(pdev->irq, skge_intr, IRQF_SHARED, dev->name, hw);
  3040. if (err) {
  3041. dev_err(&pdev->dev, "%s: cannot assign irq %d\n",
  3042. dev->name, pdev->irq);
  3043. goto err_out_unregister;
  3044. }
  3045. skge_show_addr(dev);
  3046. if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
  3047. if (register_netdev(dev1) == 0)
  3048. skge_show_addr(dev1);
  3049. else {
  3050. /* Failure to register second port need not be fatal */
  3051. dev_warn(&pdev->dev, "register of second port failed\n");
  3052. hw->dev[1] = NULL;
  3053. free_netdev(dev1);
  3054. }
  3055. }
  3056. pci_set_drvdata(pdev, hw);
  3057. return 0;
  3058. err_out_unregister:
  3059. unregister_netdev(dev);
  3060. err_out_free_netdev:
  3061. free_netdev(dev);
  3062. err_out_led_off:
  3063. skge_write16(hw, B0_LED, LED_STAT_OFF);
  3064. err_out_iounmap:
  3065. iounmap(hw->regs);
  3066. err_out_free_hw:
  3067. kfree(hw);
  3068. err_out_free_regions:
  3069. pci_release_regions(pdev);
  3070. err_out_disable_pdev:
  3071. pci_disable_device(pdev);
  3072. pci_set_drvdata(pdev, NULL);
  3073. err_out:
  3074. return err;
  3075. }
  3076. static void __devexit skge_remove(struct pci_dev *pdev)
  3077. {
  3078. struct skge_hw *hw = pci_get_drvdata(pdev);
  3079. struct net_device *dev0, *dev1;
  3080. if (!hw)
  3081. return;
  3082. flush_scheduled_work();
  3083. if ((dev1 = hw->dev[1]))
  3084. unregister_netdev(dev1);
  3085. dev0 = hw->dev[0];
  3086. unregister_netdev(dev0);
  3087. tasklet_disable(&hw->phy_task);
  3088. spin_lock_irq(&hw->hw_lock);
  3089. hw->intr_mask = 0;
  3090. skge_write32(hw, B0_IMSK, 0);
  3091. skge_read32(hw, B0_IMSK);
  3092. spin_unlock_irq(&hw->hw_lock);
  3093. skge_write16(hw, B0_LED, LED_STAT_OFF);
  3094. skge_write8(hw, B0_CTST, CS_RST_SET);
  3095. free_irq(pdev->irq, hw);
  3096. pci_release_regions(pdev);
  3097. pci_disable_device(pdev);
  3098. if (dev1)
  3099. free_netdev(dev1);
  3100. free_netdev(dev0);
  3101. iounmap(hw->regs);
  3102. kfree(hw);
  3103. pci_set_drvdata(pdev, NULL);
  3104. }
  3105. #ifdef CONFIG_PM
  3106. static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
  3107. {
  3108. struct skge_hw *hw = pci_get_drvdata(pdev);
  3109. int i, err, wol = 0;
  3110. if (!hw)
  3111. return 0;
  3112. err = pci_save_state(pdev);
  3113. if (err)
  3114. return err;
  3115. for (i = 0; i < hw->ports; i++) {
  3116. struct net_device *dev = hw->dev[i];
  3117. struct skge_port *skge = netdev_priv(dev);
  3118. if (netif_running(dev))
  3119. skge_down(dev);
  3120. if (skge->wol)
  3121. skge_wol_init(skge);
  3122. wol |= skge->wol;
  3123. }
  3124. skge_write32(hw, B0_IMSK, 0);
  3125. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3126. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3127. return 0;
  3128. }
  3129. static int skge_resume(struct pci_dev *pdev)
  3130. {
  3131. struct skge_hw *hw = pci_get_drvdata(pdev);
  3132. int i, err;
  3133. if (!hw)
  3134. return 0;
  3135. err = pci_set_power_state(pdev, PCI_D0);
  3136. if (err)
  3137. goto out;
  3138. err = pci_restore_state(pdev);
  3139. if (err)
  3140. goto out;
  3141. pci_enable_wake(pdev, PCI_D0, 0);
  3142. err = skge_reset(hw);
  3143. if (err)
  3144. goto out;
  3145. for (i = 0; i < hw->ports; i++) {
  3146. struct net_device *dev = hw->dev[i];
  3147. if (netif_running(dev)) {
  3148. err = skge_up(dev);
  3149. if (err) {
  3150. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3151. dev->name, err);
  3152. dev_close(dev);
  3153. goto out;
  3154. }
  3155. }
  3156. }
  3157. out:
  3158. return err;
  3159. }
  3160. #endif
  3161. static void skge_shutdown(struct pci_dev *pdev)
  3162. {
  3163. struct skge_hw *hw = pci_get_drvdata(pdev);
  3164. int i, wol = 0;
  3165. if (!hw)
  3166. return;
  3167. for (i = 0; i < hw->ports; i++) {
  3168. struct net_device *dev = hw->dev[i];
  3169. struct skge_port *skge = netdev_priv(dev);
  3170. if (skge->wol)
  3171. skge_wol_init(skge);
  3172. wol |= skge->wol;
  3173. }
  3174. pci_enable_wake(pdev, PCI_D3hot, wol);
  3175. pci_enable_wake(pdev, PCI_D3cold, wol);
  3176. pci_disable_device(pdev);
  3177. pci_set_power_state(pdev, PCI_D3hot);
  3178. }
  3179. static struct pci_driver skge_driver = {
  3180. .name = DRV_NAME,
  3181. .id_table = skge_id_table,
  3182. .probe = skge_probe,
  3183. .remove = __devexit_p(skge_remove),
  3184. #ifdef CONFIG_PM
  3185. .suspend = skge_suspend,
  3186. .resume = skge_resume,
  3187. #endif
  3188. .shutdown = skge_shutdown,
  3189. };
  3190. static int __init skge_init_module(void)
  3191. {
  3192. return pci_register_driver(&skge_driver);
  3193. }
  3194. static void __exit skge_cleanup_module(void)
  3195. {
  3196. pci_unregister_driver(&skge_driver);
  3197. }
  3198. module_init(skge_init_module);
  3199. module_exit(skge_cleanup_module);