tc86c001.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * drivers/ide/pci/tc86c001.c Version 1.00 Dec 12, 2006
  3. *
  4. * Copyright (C) 2002 Toshiba Corporation
  5. * Copyright (C) 2005-2006 MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #include <linux/types.h>
  12. #include <linux/pci.h>
  13. #include <linux/ide.h>
  14. static void tc86c001_set_mode(ide_drive_t *drive, const u8 speed)
  15. {
  16. ide_hwif_t *hwif = HWIF(drive);
  17. unsigned long scr_port = hwif->config_data + (drive->dn ? 0x02 : 0x00);
  18. u16 mode, scr = hwif->INW(scr_port);
  19. switch (speed) {
  20. case XFER_UDMA_4: mode = 0x00c0; break;
  21. case XFER_UDMA_3: mode = 0x00b0; break;
  22. case XFER_UDMA_2: mode = 0x00a0; break;
  23. case XFER_UDMA_1: mode = 0x0090; break;
  24. case XFER_UDMA_0: mode = 0x0080; break;
  25. case XFER_MW_DMA_2: mode = 0x0070; break;
  26. case XFER_MW_DMA_1: mode = 0x0060; break;
  27. case XFER_MW_DMA_0: mode = 0x0050; break;
  28. case XFER_PIO_4: mode = 0x0400; break;
  29. case XFER_PIO_3: mode = 0x0300; break;
  30. case XFER_PIO_2: mode = 0x0200; break;
  31. case XFER_PIO_1: mode = 0x0100; break;
  32. case XFER_PIO_0:
  33. default: mode = 0x0000; break;
  34. }
  35. scr &= (speed < XFER_MW_DMA_0) ? 0xf8ff : 0xff0f;
  36. scr |= mode;
  37. outw(scr, scr_port);
  38. }
  39. static void tc86c001_set_pio_mode(ide_drive_t *drive, const u8 pio)
  40. {
  41. tc86c001_set_mode(drive, XFER_PIO_0 + pio);
  42. }
  43. /*
  44. * HACKITY HACK
  45. *
  46. * This is a workaround for the limitation 5 of the TC86C001 IDE controller:
  47. * if a DMA transfer terminates prematurely, the controller leaves the device's
  48. * interrupt request (INTRQ) pending and does not generate a PCI interrupt (or
  49. * set the interrupt bit in the DMA status register), thus no PCI interrupt
  50. * will occur until a DMA transfer has been successfully completed.
  51. *
  52. * We work around this by initiating dummy, zero-length DMA transfer on
  53. * a DMA timeout expiration. I found no better way to do this with the current
  54. * IDE core than to temporarily replace a higher level driver's timer expiry
  55. * handler with our own backing up to that handler in case our recovery fails.
  56. */
  57. static int tc86c001_timer_expiry(ide_drive_t *drive)
  58. {
  59. ide_hwif_t *hwif = HWIF(drive);
  60. ide_expiry_t *expiry = ide_get_hwifdata(hwif);
  61. ide_hwgroup_t *hwgroup = HWGROUP(drive);
  62. u8 dma_stat = hwif->INB(hwif->dma_status);
  63. /* Restore a higher level driver's expiry handler first. */
  64. hwgroup->expiry = expiry;
  65. if ((dma_stat & 5) == 1) { /* DMA active and no interrupt */
  66. unsigned long sc_base = hwif->config_data;
  67. unsigned long twcr_port = sc_base + (drive->dn ? 0x06 : 0x04);
  68. u8 dma_cmd = hwif->INB(hwif->dma_command);
  69. printk(KERN_WARNING "%s: DMA interrupt possibly stuck, "
  70. "attempting recovery...\n", drive->name);
  71. /* Stop DMA */
  72. outb(dma_cmd & ~0x01, hwif->dma_command);
  73. /* Setup the dummy DMA transfer */
  74. outw(0, sc_base + 0x0a); /* Sector Count */
  75. outw(0, twcr_port); /* Transfer Word Count 1 or 2 */
  76. /* Start the dummy DMA transfer */
  77. outb(0x00, hwif->dma_command); /* clear R_OR_WCTR for write */
  78. outb(0x01, hwif->dma_command); /* set START_STOPBM */
  79. /*
  80. * If an interrupt was pending, it should come thru shortly.
  81. * If not, a higher level driver's expiry handler should
  82. * eventually cause some kind of recovery from the DMA stall.
  83. */
  84. return WAIT_MIN_SLEEP;
  85. }
  86. /* Chain to the restored expiry handler if DMA wasn't active. */
  87. if (likely(expiry != NULL))
  88. return expiry(drive);
  89. /* If there was no handler, "emulate" that for ide_timer_expiry()... */
  90. return -1;
  91. }
  92. static void tc86c001_dma_start(ide_drive_t *drive)
  93. {
  94. ide_hwif_t *hwif = HWIF(drive);
  95. ide_hwgroup_t *hwgroup = HWGROUP(drive);
  96. unsigned long sc_base = hwif->config_data;
  97. unsigned long twcr_port = sc_base + (drive->dn ? 0x06 : 0x04);
  98. unsigned long nsectors = hwgroup->rq->nr_sectors;
  99. /*
  100. * We have to manually load the sector count and size into
  101. * the appropriate system control registers for DMA to work
  102. * with LBA48 and ATAPI devices...
  103. */
  104. outw(nsectors, sc_base + 0x0a); /* Sector Count */
  105. outw(SECTOR_SIZE / 2, twcr_port); /* Transfer Word Count 1/2 */
  106. /* Install our timeout expiry hook, saving the current handler... */
  107. ide_set_hwifdata(hwif, hwgroup->expiry);
  108. hwgroup->expiry = &tc86c001_timer_expiry;
  109. ide_dma_start(drive);
  110. }
  111. static int tc86c001_busproc(ide_drive_t *drive, int state)
  112. {
  113. ide_hwif_t *hwif = HWIF(drive);
  114. unsigned long sc_base = hwif->config_data;
  115. u16 scr1;
  116. /* System Control 1 Register bit 11 (ATA Hard Reset) read */
  117. scr1 = hwif->INW(sc_base + 0x00);
  118. switch (state) {
  119. case BUSSTATE_ON:
  120. if (!(scr1 & 0x0800))
  121. return 0;
  122. scr1 &= ~0x0800;
  123. hwif->drives[0].failures = hwif->drives[1].failures = 0;
  124. break;
  125. case BUSSTATE_OFF:
  126. if (scr1 & 0x0800)
  127. return 0;
  128. scr1 |= 0x0800;
  129. hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
  130. hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
  131. break;
  132. default:
  133. return -EINVAL;
  134. }
  135. /* System Control 1 Register bit 11 (ATA Hard Reset) write */
  136. outw(scr1, sc_base + 0x00);
  137. return 0;
  138. }
  139. static int tc86c001_config_drive_xfer_rate(ide_drive_t *drive)
  140. {
  141. if (ide_tune_dma(drive))
  142. return 0;
  143. if (ide_use_fast_pio(drive))
  144. ide_set_max_pio(drive);
  145. return -1;
  146. }
  147. static void __devinit init_hwif_tc86c001(ide_hwif_t *hwif)
  148. {
  149. unsigned long sc_base = pci_resource_start(hwif->pci_dev, 5);
  150. u16 scr1 = hwif->INW(sc_base + 0x00);;
  151. /* System Control 1 Register bit 15 (Soft Reset) set */
  152. outw(scr1 | 0x8000, sc_base + 0x00);
  153. /* System Control 1 Register bit 14 (FIFO Reset) set */
  154. outw(scr1 | 0x4000, sc_base + 0x00);
  155. /* System Control 1 Register: reset clear */
  156. outw(scr1 & ~0xc000, sc_base + 0x00);
  157. /* Store the system control register base for convenience... */
  158. hwif->config_data = sc_base;
  159. hwif->set_pio_mode = &tc86c001_set_pio_mode;
  160. hwif->set_dma_mode = &tc86c001_set_mode;
  161. hwif->busproc = &tc86c001_busproc;
  162. hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
  163. if (!hwif->dma_base)
  164. return;
  165. /*
  166. * Sector Count Control Register bits 0 and 1 set:
  167. * software sets Sector Count Register for master and slave device
  168. */
  169. outw(0x0003, sc_base + 0x0c);
  170. /* Sector Count Register limit */
  171. hwif->rqsize = 0xffff;
  172. hwif->atapi_dma = 1;
  173. hwif->ultra_mask = 0x1f;
  174. hwif->mwdma_mask = 0x07;
  175. hwif->ide_dma_check = &tc86c001_config_drive_xfer_rate;
  176. hwif->dma_start = &tc86c001_dma_start;
  177. if (hwif->cbl != ATA_CBL_PATA40_SHORT) {
  178. /*
  179. * System Control 1 Register bit 13 (PDIAGN):
  180. * 0=80-pin cable, 1=40-pin cable
  181. */
  182. scr1 = hwif->INW(sc_base + 0x00);
  183. hwif->cbl = (scr1 & 0x2000) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
  184. }
  185. if (!noautodma)
  186. hwif->autodma = 1;
  187. hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
  188. }
  189. static unsigned int __devinit init_chipset_tc86c001(struct pci_dev *dev,
  190. const char *name)
  191. {
  192. int err = pci_request_region(dev, 5, name);
  193. if (err)
  194. printk(KERN_ERR "%s: system control regs already in use", name);
  195. return err;
  196. }
  197. static ide_pci_device_t tc86c001_chipset __devinitdata = {
  198. .name = "TC86C001",
  199. .init_chipset = init_chipset_tc86c001,
  200. .init_hwif = init_hwif_tc86c001,
  201. .autodma = AUTODMA,
  202. .bootable = OFF_BOARD,
  203. .host_flags = IDE_HFLAG_SINGLE,
  204. .pio_mask = ATA_PIO4,
  205. };
  206. static int __devinit tc86c001_init_one(struct pci_dev *dev,
  207. const struct pci_device_id *id)
  208. {
  209. return ide_setup_pci_device(dev, &tc86c001_chipset);
  210. }
  211. static struct pci_device_id tc86c001_pci_tbl[] = {
  212. { PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  213. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  214. { 0, }
  215. };
  216. MODULE_DEVICE_TABLE(pci, tc86c001_pci_tbl);
  217. static struct pci_driver driver = {
  218. .name = "TC86C001",
  219. .id_table = tc86c001_pci_tbl,
  220. .probe = tc86c001_init_one
  221. };
  222. static int __init tc86c001_ide_init(void)
  223. {
  224. return ide_pci_register_driver(&driver);
  225. }
  226. module_init(tc86c001_ide_init);
  227. MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
  228. MODULE_DESCRIPTION("PCI driver module for TC86C001 IDE");
  229. MODULE_LICENSE("GPL");