cs5530.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. /*
  2. * linux/drivers/ide/pci/cs5530.c Version 0.74 Jul 28 2007
  3. *
  4. * Copyright (C) 2000 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2000 Mark Lord <mlord@pobox.com>
  6. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  7. *
  8. * May be copied or modified under the terms of the GNU General Public License
  9. *
  10. * Development of this chipset driver was funded
  11. * by the nice folks at National Semiconductor.
  12. *
  13. * Documentation:
  14. * CS5530 documentation available from National Semiconductor.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/delay.h>
  20. #include <linux/timer.h>
  21. #include <linux/mm.h>
  22. #include <linux/ioport.h>
  23. #include <linux/blkdev.h>
  24. #include <linux/hdreg.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/pci.h>
  27. #include <linux/init.h>
  28. #include <linux/ide.h>
  29. #include <asm/io.h>
  30. #include <asm/irq.h>
  31. /*
  32. * Here are the standard PIO mode 0-4 timings for each "format".
  33. * Format-0 uses fast data reg timings, with slower command reg timings.
  34. * Format-1 uses fast timings for all registers, but won't work with all drives.
  35. */
  36. static unsigned int cs5530_pio_timings[2][5] = {
  37. {0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
  38. {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
  39. };
  40. /*
  41. * After chip reset, the PIO timings are set to 0x0000e132, which is not valid.
  42. */
  43. #define CS5530_BAD_PIO(timings) (((timings)&~0x80000000)==0x0000e132)
  44. #define CS5530_BASEREG(hwif) (((hwif)->dma_base & ~0xf) + ((hwif)->channel ? 0x30 : 0x20))
  45. /**
  46. * cs5530_set_pio_mode - set host controller for PIO mode
  47. * @drive: drive
  48. * @pio: PIO mode number
  49. *
  50. * Handles setting of PIO mode for the chipset.
  51. *
  52. * The init_hwif_cs5530() routine guarantees that all drives
  53. * will have valid default PIO timings set up before we get here.
  54. */
  55. static void cs5530_set_pio_mode(ide_drive_t *drive, const u8 pio)
  56. {
  57. unsigned long basereg = CS5530_BASEREG(drive->hwif);
  58. unsigned int format = (inl(basereg + 4) >> 31) & 1;
  59. outl(cs5530_pio_timings[format][pio], basereg + ((drive->dn & 1)<<3));
  60. }
  61. /**
  62. * cs5530_udma_filter - UDMA filter
  63. * @drive: drive
  64. *
  65. * cs5530_udma_filter() does UDMA mask filtering for the given drive
  66. * taking into the consideration capabilities of the mate device.
  67. *
  68. * The CS5530 specifies that two drives sharing a cable cannot mix
  69. * UDMA/MDMA. It has to be one or the other, for the pair, though
  70. * different timings can still be chosen for each drive. We could
  71. * set the appropriate timing bits on the fly, but that might be
  72. * a bit confusing. So, for now we statically handle this requirement
  73. * by looking at our mate drive to see what it is capable of, before
  74. * choosing a mode for our own drive.
  75. *
  76. * Note: This relies on the fact we never fail from UDMA to MWDMA2
  77. * but instead drop to PIO.
  78. */
  79. static u8 cs5530_udma_filter(ide_drive_t *drive)
  80. {
  81. ide_hwif_t *hwif = drive->hwif;
  82. ide_drive_t *mate = &hwif->drives[(drive->dn & 1) ^ 1];
  83. struct hd_driveid *mateid = mate->id;
  84. u8 mask = hwif->ultra_mask;
  85. if (mate->present == 0)
  86. goto out;
  87. if ((mateid->capability & 1) && __ide_dma_bad_drive(mate) == 0) {
  88. if ((mateid->field_valid & 4) && (mateid->dma_ultra & 7))
  89. goto out;
  90. if ((mateid->field_valid & 2) && (mateid->dma_mword & 7))
  91. mask = 0;
  92. }
  93. out:
  94. return mask;
  95. }
  96. /**
  97. * cs5530_config_dma - set DMA/UDMA mode
  98. * @drive: drive to tune
  99. *
  100. * cs5530_config_dma() handles setting of DMA/UDMA mode
  101. * for both the chipset and drive.
  102. */
  103. static int cs5530_config_dma(ide_drive_t *drive)
  104. {
  105. if (ide_tune_dma(drive))
  106. return 0;
  107. return 1;
  108. }
  109. static void cs5530_set_dma_mode(ide_drive_t *drive, const u8 mode)
  110. {
  111. unsigned long basereg;
  112. unsigned int reg, timings = 0;
  113. switch (mode) {
  114. case XFER_UDMA_0: timings = 0x00921250; break;
  115. case XFER_UDMA_1: timings = 0x00911140; break;
  116. case XFER_UDMA_2: timings = 0x00911030; break;
  117. case XFER_MW_DMA_0: timings = 0x00077771; break;
  118. case XFER_MW_DMA_1: timings = 0x00012121; break;
  119. case XFER_MW_DMA_2: timings = 0x00002020; break;
  120. default:
  121. BUG();
  122. break;
  123. }
  124. basereg = CS5530_BASEREG(drive->hwif);
  125. reg = inl(basereg + 4); /* get drive0 config register */
  126. timings |= reg & 0x80000000; /* preserve PIO format bit */
  127. if ((drive-> dn & 1) == 0) { /* are we configuring drive0? */
  128. outl(timings, basereg + 4); /* write drive0 config register */
  129. } else {
  130. if (timings & 0x00100000)
  131. reg |= 0x00100000; /* enable UDMA timings for both drives */
  132. else
  133. reg &= ~0x00100000; /* disable UDMA timings for both drives */
  134. outl(reg, basereg + 4); /* write drive0 config register */
  135. outl(timings, basereg + 12); /* write drive1 config register */
  136. }
  137. }
  138. /**
  139. * init_chipset_5530 - set up 5530 bridge
  140. * @dev: PCI device
  141. * @name: device name
  142. *
  143. * Initialize the cs5530 bridge for reliable IDE DMA operation.
  144. */
  145. static unsigned int __devinit init_chipset_cs5530 (struct pci_dev *dev, const char *name)
  146. {
  147. struct pci_dev *master_0 = NULL, *cs5530_0 = NULL;
  148. unsigned long flags;
  149. if (pci_resource_start(dev, 4) == 0)
  150. return -EFAULT;
  151. dev = NULL;
  152. while ((dev = pci_get_device(PCI_VENDOR_ID_CYRIX, PCI_ANY_ID, dev)) != NULL) {
  153. switch (dev->device) {
  154. case PCI_DEVICE_ID_CYRIX_PCI_MASTER:
  155. master_0 = pci_dev_get(dev);
  156. break;
  157. case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
  158. cs5530_0 = pci_dev_get(dev);
  159. break;
  160. }
  161. }
  162. if (!master_0) {
  163. printk(KERN_ERR "%s: unable to locate PCI MASTER function\n", name);
  164. goto out;
  165. }
  166. if (!cs5530_0) {
  167. printk(KERN_ERR "%s: unable to locate CS5530 LEGACY function\n", name);
  168. goto out;
  169. }
  170. spin_lock_irqsave(&ide_lock, flags);
  171. /* all CPUs (there should only be one CPU with this chipset) */
  172. /*
  173. * Enable BusMaster and MemoryWriteAndInvalidate for the cs5530:
  174. * --> OR 0x14 into 16-bit PCI COMMAND reg of function 0 of the cs5530
  175. */
  176. pci_set_master(cs5530_0);
  177. pci_try_set_mwi(cs5530_0);
  178. /*
  179. * Set PCI CacheLineSize to 16-bytes:
  180. * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
  181. */
  182. pci_write_config_byte(cs5530_0, PCI_CACHE_LINE_SIZE, 0x04);
  183. /*
  184. * Disable trapping of UDMA register accesses (Win98 hack):
  185. * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
  186. */
  187. pci_write_config_word(cs5530_0, 0xd0, 0x5006);
  188. /*
  189. * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
  190. * The other settings are what is necessary to get the register
  191. * into a sane state for IDE DMA operation.
  192. */
  193. pci_write_config_byte(master_0, 0x40, 0x1e);
  194. /*
  195. * Set max PCI burst size (16-bytes seems to work best):
  196. * 16bytes: set bit-1 at 0x41 (reg value of 0x16)
  197. * all others: clear bit-1 at 0x41, and do:
  198. * 128bytes: OR 0x00 at 0x41
  199. * 256bytes: OR 0x04 at 0x41
  200. * 512bytes: OR 0x08 at 0x41
  201. * 1024bytes: OR 0x0c at 0x41
  202. */
  203. pci_write_config_byte(master_0, 0x41, 0x14);
  204. /*
  205. * These settings are necessary to get the chip
  206. * into a sane state for IDE DMA operation.
  207. */
  208. pci_write_config_byte(master_0, 0x42, 0x00);
  209. pci_write_config_byte(master_0, 0x43, 0xc1);
  210. spin_unlock_irqrestore(&ide_lock, flags);
  211. out:
  212. pci_dev_put(master_0);
  213. pci_dev_put(cs5530_0);
  214. return 0;
  215. }
  216. /**
  217. * init_hwif_cs5530 - initialise an IDE channel
  218. * @hwif: IDE to initialize
  219. *
  220. * This gets invoked by the IDE driver once for each channel. It
  221. * performs channel-specific pre-initialization before drive probing.
  222. */
  223. static void __devinit init_hwif_cs5530 (ide_hwif_t *hwif)
  224. {
  225. unsigned long basereg;
  226. u32 d0_timings;
  227. hwif->autodma = 0;
  228. if (hwif->mate)
  229. hwif->serialized = hwif->mate->serialized = 1;
  230. hwif->set_pio_mode = &cs5530_set_pio_mode;
  231. hwif->set_dma_mode = &cs5530_set_dma_mode;
  232. basereg = CS5530_BASEREG(hwif);
  233. d0_timings = inl(basereg + 0);
  234. if (CS5530_BAD_PIO(d0_timings)) {
  235. /* PIO timings not initialized? */
  236. outl(cs5530_pio_timings[(d0_timings >> 31) & 1][0], basereg + 0);
  237. if (!hwif->drives[0].autotune)
  238. hwif->drives[0].autotune = 1;
  239. /* needs autotuning later */
  240. }
  241. if (CS5530_BAD_PIO(inl(basereg + 8))) {
  242. /* PIO timings not initialized? */
  243. outl(cs5530_pio_timings[(d0_timings >> 31) & 1][0], basereg + 8);
  244. if (!hwif->drives[1].autotune)
  245. hwif->drives[1].autotune = 1;
  246. /* needs autotuning later */
  247. }
  248. if (hwif->dma_base == 0)
  249. return;
  250. hwif->atapi_dma = 1;
  251. hwif->ultra_mask = 0x07;
  252. hwif->mwdma_mask = 0x07;
  253. hwif->udma_filter = cs5530_udma_filter;
  254. hwif->ide_dma_check = &cs5530_config_dma;
  255. if (!noautodma)
  256. hwif->autodma = 1;
  257. hwif->drives[0].autodma = hwif->autodma;
  258. hwif->drives[1].autodma = hwif->autodma;
  259. }
  260. static ide_pci_device_t cs5530_chipset __devinitdata = {
  261. .name = "CS5530",
  262. .init_chipset = init_chipset_cs5530,
  263. .init_hwif = init_hwif_cs5530,
  264. .autodma = AUTODMA,
  265. .bootable = ON_BOARD,
  266. .pio_mask = ATA_PIO4,
  267. .host_flags = IDE_HFLAG_POST_SET_MODE,
  268. };
  269. static int __devinit cs5530_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  270. {
  271. return ide_setup_pci_device(dev, &cs5530_chipset);
  272. }
  273. static struct pci_device_id cs5530_pci_tbl[] = {
  274. { PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  275. { 0, },
  276. };
  277. MODULE_DEVICE_TABLE(pci, cs5530_pci_tbl);
  278. static struct pci_driver driver = {
  279. .name = "CS5530 IDE",
  280. .id_table = cs5530_pci_tbl,
  281. .probe = cs5530_init_one,
  282. };
  283. static int __init cs5530_ide_init(void)
  284. {
  285. return ide_pci_register_driver(&driver);
  286. }
  287. module_init(cs5530_ide_init);
  288. MODULE_AUTHOR("Mark Lord");
  289. MODULE_DESCRIPTION("PCI driver module for Cyrix/NS 5530 IDE");
  290. MODULE_LICENSE("GPL");