amd74xx.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. /*
  2. * Version 2.23
  3. *
  4. * AMD 755/756/766/8111 and nVidia nForce/2/2s/3/3s/CK804/MCP04
  5. * IDE driver for Linux.
  6. *
  7. * Copyright (c) 2000-2002 Vojtech Pavlik
  8. * Copyright (c) 2007 Bartlomiej Zolnierkiewicz
  9. *
  10. * Based on the work of:
  11. * Andre Hedrick
  12. */
  13. /*
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License version 2 as published by
  16. * the Free Software Foundation.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/ioport.h>
  21. #include <linux/blkdev.h>
  22. #include <linux/pci.h>
  23. #include <linux/init.h>
  24. #include <linux/ide.h>
  25. #include <asm/io.h>
  26. #include "ide-timing.h"
  27. #define DISPLAY_AMD_TIMINGS
  28. #define AMD_IDE_ENABLE (0x00 + amd_config->base)
  29. #define AMD_IDE_CONFIG (0x01 + amd_config->base)
  30. #define AMD_CABLE_DETECT (0x02 + amd_config->base)
  31. #define AMD_DRIVE_TIMING (0x08 + amd_config->base)
  32. #define AMD_8BIT_TIMING (0x0e + amd_config->base)
  33. #define AMD_ADDRESS_SETUP (0x0c + amd_config->base)
  34. #define AMD_UDMA_TIMING (0x10 + amd_config->base)
  35. #define AMD_CHECK_SWDMA 0x08
  36. #define AMD_BAD_SWDMA 0x10
  37. #define AMD_BAD_FIFO 0x20
  38. #define AMD_CHECK_SERENADE 0x40
  39. /*
  40. * AMD SouthBridge chips.
  41. */
  42. static struct amd_ide_chip {
  43. unsigned short id;
  44. u8 base;
  45. u8 udma_mask;
  46. u8 flags;
  47. } amd_ide_chips[] = {
  48. { PCI_DEVICE_ID_AMD_COBRA_7401, 0x40, ATA_UDMA2, AMD_BAD_SWDMA },
  49. { PCI_DEVICE_ID_AMD_VIPER_7409, 0x40, ATA_UDMA4, AMD_CHECK_SWDMA },
  50. { PCI_DEVICE_ID_AMD_VIPER_7411, 0x40, ATA_UDMA5, AMD_BAD_FIFO },
  51. { PCI_DEVICE_ID_AMD_OPUS_7441, 0x40, ATA_UDMA5, },
  52. { PCI_DEVICE_ID_AMD_8111_IDE, 0x40, ATA_UDMA6, AMD_CHECK_SERENADE },
  53. { PCI_DEVICE_ID_NVIDIA_NFORCE_IDE, 0x50, ATA_UDMA5, },
  54. { PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE, 0x50, ATA_UDMA6, },
  55. { PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE, 0x50, ATA_UDMA6, },
  56. { PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA, 0x50, ATA_UDMA6, },
  57. { PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE, 0x50, ATA_UDMA6, },
  58. { PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE, 0x50, ATA_UDMA6, },
  59. { PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA, 0x50, ATA_UDMA6, },
  60. { PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2, 0x50, ATA_UDMA6, },
  61. { PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE, 0x50, ATA_UDMA6, },
  62. { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE, 0x50, ATA_UDMA6, },
  63. { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE, 0x50, ATA_UDMA6, },
  64. { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE, 0x50, ATA_UDMA6, },
  65. { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE, 0x50, ATA_UDMA6, },
  66. { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE, 0x50, ATA_UDMA6, },
  67. { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE, 0x50, ATA_UDMA6, },
  68. { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_IDE, 0x50, ATA_UDMA6, },
  69. { PCI_DEVICE_ID_NVIDIA_NFORCE_MCP77_IDE, 0x50, ATA_UDMA6, },
  70. { PCI_DEVICE_ID_AMD_CS5536_IDE, 0x40, ATA_UDMA5, },
  71. { 0 }
  72. };
  73. static struct amd_ide_chip *amd_config;
  74. static ide_pci_device_t *amd_chipset;
  75. static unsigned int amd_80w;
  76. static unsigned int amd_clock;
  77. static char *amd_dma[] = { "16", "25", "33", "44", "66", "100", "133" };
  78. static unsigned char amd_cyc2udma[] = { 6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7 };
  79. /*
  80. * AMD /proc entry.
  81. */
  82. #ifdef CONFIG_IDE_PROC_FS
  83. #include <linux/stat.h>
  84. #include <linux/proc_fs.h>
  85. static u8 amd74xx_proc;
  86. static unsigned char amd_udma2cyc[] = { 4, 6, 8, 10, 3, 2, 1, 15 };
  87. static unsigned long amd_base;
  88. static struct pci_dev *bmide_dev;
  89. extern int (*amd74xx_display_info)(char *, char **, off_t, int); /* ide-proc.c */
  90. #define amd_print(format, arg...) p += sprintf(p, format "\n" , ## arg)
  91. #define amd_print_drive(name, format, arg...)\
  92. p += sprintf(p, name); for (i = 0; i < 4; i++) p += sprintf(p, format, ## arg); p += sprintf(p, "\n");
  93. static int amd74xx_get_info(char *buffer, char **addr, off_t offset, int count)
  94. {
  95. int speed[4], cycle[4], setup[4], active[4], recover[4], den[4],
  96. uen[4], udma[4], active8b[4], recover8b[4];
  97. struct pci_dev *dev = bmide_dev;
  98. unsigned int v, u, i;
  99. unsigned short c, w;
  100. unsigned char t;
  101. int len;
  102. char *p = buffer;
  103. amd_print("----------AMD BusMastering IDE Configuration----------------");
  104. amd_print("Driver Version: 2.13");
  105. amd_print("South Bridge: %s", pci_name(bmide_dev));
  106. amd_print("Revision: IDE %#x", dev->revision);
  107. amd_print("Highest DMA rate: UDMA%s", amd_dma[fls(amd_config->udma_mask) - 1]);
  108. amd_print("BM-DMA base: %#lx", amd_base);
  109. amd_print("PCI clock: %d.%dMHz", amd_clock / 1000, amd_clock / 100 % 10);
  110. amd_print("-----------------------Primary IDE-------Secondary IDE------");
  111. pci_read_config_byte(dev, AMD_IDE_CONFIG, &t);
  112. amd_print("Prefetch Buffer: %10s%20s", (t & 0x80) ? "yes" : "no", (t & 0x20) ? "yes" : "no");
  113. amd_print("Post Write Buffer: %10s%20s", (t & 0x40) ? "yes" : "no", (t & 0x10) ? "yes" : "no");
  114. pci_read_config_byte(dev, AMD_IDE_ENABLE, &t);
  115. amd_print("Enabled: %10s%20s", (t & 0x02) ? "yes" : "no", (t & 0x01) ? "yes" : "no");
  116. c = inb(amd_base + 0x02) | (inb(amd_base + 0x0a) << 8);
  117. amd_print("Simplex only: %10s%20s", (c & 0x80) ? "yes" : "no", (c & 0x8000) ? "yes" : "no");
  118. amd_print("Cable Type: %10s%20s", (amd_80w & 1) ? "80w" : "40w", (amd_80w & 2) ? "80w" : "40w");
  119. if (!amd_clock)
  120. return p - buffer;
  121. amd_print("-------------------drive0----drive1----drive2----drive3-----");
  122. pci_read_config_byte(dev, AMD_ADDRESS_SETUP, &t);
  123. pci_read_config_dword(dev, AMD_DRIVE_TIMING, &v);
  124. pci_read_config_word(dev, AMD_8BIT_TIMING, &w);
  125. pci_read_config_dword(dev, AMD_UDMA_TIMING, &u);
  126. for (i = 0; i < 4; i++) {
  127. setup[i] = ((t >> ((3 - i) << 1)) & 0x3) + 1;
  128. recover8b[i] = ((w >> ((1 - (i >> 1)) << 3)) & 0xf) + 1;
  129. active8b[i] = ((w >> (((1 - (i >> 1)) << 3) + 4)) & 0xf) + 1;
  130. active[i] = ((v >> (((3 - i) << 3) + 4)) & 0xf) + 1;
  131. recover[i] = ((v >> ((3 - i) << 3)) & 0xf) + 1;
  132. udma[i] = amd_udma2cyc[((u >> ((3 - i) << 3)) & 0x7)];
  133. uen[i] = ((u >> ((3 - i) << 3)) & 0x40) ? 1 : 0;
  134. den[i] = (c & ((i & 1) ? 0x40 : 0x20) << ((i & 2) << 2));
  135. if (den[i] && uen[i] && udma[i] == 1) {
  136. speed[i] = amd_clock * 3;
  137. cycle[i] = 666666 / amd_clock;
  138. continue;
  139. }
  140. if (den[i] && uen[i] && udma[i] == 15) {
  141. speed[i] = amd_clock * 4;
  142. cycle[i] = 500000 / amd_clock;
  143. continue;
  144. }
  145. speed[i] = 4 * amd_clock / ((den[i] && uen[i]) ? udma[i] : (active[i] + recover[i]) * 2);
  146. cycle[i] = 1000000 * ((den[i] && uen[i]) ? udma[i] : (active[i] + recover[i]) * 2) / amd_clock / 2;
  147. }
  148. amd_print_drive("Transfer Mode: ", "%10s", den[i] ? (uen[i] ? "UDMA" : "DMA") : "PIO");
  149. amd_print_drive("Address Setup: ", "%8dns", 1000000 * setup[i] / amd_clock);
  150. amd_print_drive("Cmd Active: ", "%8dns", 1000000 * active8b[i] / amd_clock);
  151. amd_print_drive("Cmd Recovery: ", "%8dns", 1000000 * recover8b[i] / amd_clock);
  152. amd_print_drive("Data Active: ", "%8dns", 1000000 * active[i] / amd_clock);
  153. amd_print_drive("Data Recovery: ", "%8dns", 1000000 * recover[i] / amd_clock);
  154. amd_print_drive("Cycle Time: ", "%8dns", cycle[i]);
  155. amd_print_drive("Transfer Rate: ", "%4d.%dMB/s", speed[i] / 1000, speed[i] / 100 % 10);
  156. /* hoping p - buffer is less than 4K... */
  157. len = (p - buffer) - offset;
  158. *addr = buffer + offset;
  159. return len > count ? count : len;
  160. }
  161. #endif
  162. /*
  163. * amd_set_speed() writes timing values to the chipset registers
  164. */
  165. static void amd_set_speed(struct pci_dev *dev, unsigned char dn, struct ide_timing *timing)
  166. {
  167. unsigned char t;
  168. pci_read_config_byte(dev, AMD_ADDRESS_SETUP, &t);
  169. t = (t & ~(3 << ((3 - dn) << 1))) | ((FIT(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
  170. pci_write_config_byte(dev, AMD_ADDRESS_SETUP, t);
  171. pci_write_config_byte(dev, AMD_8BIT_TIMING + (1 - (dn >> 1)),
  172. ((FIT(timing->act8b, 1, 16) - 1) << 4) | (FIT(timing->rec8b, 1, 16) - 1));
  173. pci_write_config_byte(dev, AMD_DRIVE_TIMING + (3 - dn),
  174. ((FIT(timing->active, 1, 16) - 1) << 4) | (FIT(timing->recover, 1, 16) - 1));
  175. switch (amd_config->udma_mask) {
  176. case ATA_UDMA2: t = timing->udma ? (0xc0 | (FIT(timing->udma, 2, 5) - 2)) : 0x03; break;
  177. case ATA_UDMA4: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 2, 10)]) : 0x03; break;
  178. case ATA_UDMA5: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 1, 10)]) : 0x03; break;
  179. case ATA_UDMA6: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 1, 15)]) : 0x03; break;
  180. default: return;
  181. }
  182. pci_write_config_byte(dev, AMD_UDMA_TIMING + (3 - dn), t);
  183. }
  184. /*
  185. * amd_set_drive() computes timing values and configures the chipset
  186. * to a desired transfer mode. It also can be called by upper layers.
  187. */
  188. static void amd_set_drive(ide_drive_t *drive, const u8 speed)
  189. {
  190. ide_drive_t *peer = HWIF(drive)->drives + (~drive->dn & 1);
  191. struct ide_timing t, p;
  192. int T, UT;
  193. T = 1000000000 / amd_clock;
  194. UT = (amd_config->udma_mask == ATA_UDMA2) ? T : (T / 2);
  195. ide_timing_compute(drive, speed, &t, T, UT);
  196. if (peer->present) {
  197. ide_timing_compute(peer, peer->current_speed, &p, T, UT);
  198. ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
  199. }
  200. if (speed == XFER_UDMA_5 && amd_clock <= 33333) t.udma = 1;
  201. if (speed == XFER_UDMA_6 && amd_clock <= 33333) t.udma = 15;
  202. amd_set_speed(HWIF(drive)->pci_dev, drive->dn, &t);
  203. }
  204. /*
  205. * amd_set_pio_mode() is a callback from upper layers for PIO-only tuning.
  206. */
  207. static void amd_set_pio_mode(ide_drive_t *drive, const u8 pio)
  208. {
  209. amd_set_drive(drive, XFER_PIO_0 + pio);
  210. }
  211. static int amd74xx_ide_dma_check(ide_drive_t *drive)
  212. {
  213. if (ide_tune_dma(drive))
  214. return 0;
  215. ide_set_max_pio(drive);
  216. return -1;
  217. }
  218. /*
  219. * The initialization callback. Here we determine the IDE chip type
  220. * and initialize its drive independent registers.
  221. */
  222. static unsigned int __devinit init_chipset_amd74xx(struct pci_dev *dev, const char *name)
  223. {
  224. unsigned char t;
  225. unsigned int u;
  226. int i;
  227. /*
  228. * Check for bad SWDMA.
  229. */
  230. if (amd_config->flags & AMD_CHECK_SWDMA) {
  231. if (dev->revision <= 7)
  232. amd_config->flags |= AMD_BAD_SWDMA;
  233. }
  234. /*
  235. * Check 80-wire cable presence.
  236. */
  237. switch (amd_config->udma_mask) {
  238. case ATA_UDMA6:
  239. case ATA_UDMA5:
  240. pci_read_config_byte(dev, AMD_CABLE_DETECT, &t);
  241. pci_read_config_dword(dev, AMD_UDMA_TIMING, &u);
  242. amd_80w = ((t & 0x3) ? 1 : 0) | ((t & 0xc) ? 2 : 0);
  243. for (i = 24; i >= 0; i -= 8)
  244. if (((u >> i) & 4) && !(amd_80w & (1 << (1 - (i >> 4))))) {
  245. printk(KERN_WARNING "%s: BIOS didn't set cable bits correctly. Enabling workaround.\n",
  246. amd_chipset->name);
  247. amd_80w |= (1 << (1 - (i >> 4)));
  248. }
  249. break;
  250. case ATA_UDMA4:
  251. /* no host side cable detection */
  252. amd_80w = 0x03;
  253. break;
  254. }
  255. /*
  256. * Take care of prefetch & postwrite.
  257. */
  258. pci_read_config_byte(dev, AMD_IDE_CONFIG, &t);
  259. pci_write_config_byte(dev, AMD_IDE_CONFIG,
  260. (amd_config->flags & AMD_BAD_FIFO) ? (t & 0x0f) : (t | 0xf0));
  261. /*
  262. * Take care of incorrectly wired Serenade mainboards.
  263. */
  264. if ((amd_config->flags & AMD_CHECK_SERENADE) &&
  265. dev->subsystem_vendor == PCI_VENDOR_ID_AMD &&
  266. dev->subsystem_device == PCI_DEVICE_ID_AMD_SERENADE)
  267. amd_config->udma_mask = ATA_UDMA5;
  268. /*
  269. * Determine the system bus clock.
  270. */
  271. amd_clock = system_bus_clock() * 1000;
  272. switch (amd_clock) {
  273. case 33000: amd_clock = 33333; break;
  274. case 37000: amd_clock = 37500; break;
  275. case 41000: amd_clock = 41666; break;
  276. }
  277. if (amd_clock < 20000 || amd_clock > 50000) {
  278. printk(KERN_WARNING "%s: User given PCI clock speed impossible (%d), using 33 MHz instead.\n",
  279. amd_chipset->name, amd_clock);
  280. amd_clock = 33333;
  281. }
  282. /*
  283. * Print the boot message.
  284. */
  285. pci_read_config_byte(dev, PCI_REVISION_ID, &t);
  286. printk(KERN_INFO "%s: %s (rev %02x) UDMA%s controller\n",
  287. amd_chipset->name, pci_name(dev), dev->revision,
  288. amd_dma[fls(amd_config->udma_mask) - 1]);
  289. /*
  290. * Register /proc/ide/amd74xx entry
  291. */
  292. #if defined(DISPLAY_AMD_TIMINGS) && defined(CONFIG_IDE_PROC_FS)
  293. if (!amd74xx_proc) {
  294. amd_base = pci_resource_start(dev, 4);
  295. bmide_dev = dev;
  296. ide_pci_create_host_proc("amd74xx", amd74xx_get_info);
  297. amd74xx_proc = 1;
  298. }
  299. #endif /* DISPLAY_AMD_TIMINGS && CONFIG_IDE_PROC_FS */
  300. return dev->irq;
  301. }
  302. static void __devinit init_hwif_amd74xx(ide_hwif_t *hwif)
  303. {
  304. int i;
  305. if (hwif->irq == 0) /* 0 is bogus but will do for now */
  306. hwif->irq = pci_get_legacy_ide_irq(hwif->pci_dev, hwif->channel);
  307. hwif->autodma = 0;
  308. hwif->set_pio_mode = &amd_set_pio_mode;
  309. hwif->set_dma_mode = &amd_set_drive;
  310. for (i = 0; i < 2; i++) {
  311. hwif->drives[i].io_32bit = 1;
  312. hwif->drives[i].unmask = 1;
  313. hwif->drives[i].autotune = 1;
  314. hwif->drives[i].dn = hwif->channel * 2 + i;
  315. }
  316. if (!hwif->dma_base)
  317. return;
  318. hwif->atapi_dma = 1;
  319. hwif->ultra_mask = amd_config->udma_mask;
  320. hwif->mwdma_mask = 0x07;
  321. if ((amd_config->flags & AMD_BAD_SWDMA) == 0)
  322. hwif->swdma_mask = 0x07;
  323. if (hwif->cbl != ATA_CBL_PATA40_SHORT) {
  324. if ((amd_80w >> hwif->channel) & 1)
  325. hwif->cbl = ATA_CBL_PATA80;
  326. else
  327. hwif->cbl = ATA_CBL_PATA40;
  328. }
  329. hwif->ide_dma_check = &amd74xx_ide_dma_check;
  330. if (!noautodma)
  331. hwif->autodma = 1;
  332. hwif->drives[0].autodma = hwif->autodma;
  333. hwif->drives[1].autodma = hwif->autodma;
  334. }
  335. #define DECLARE_AMD_DEV(name_str) \
  336. { \
  337. .name = name_str, \
  338. .init_chipset = init_chipset_amd74xx, \
  339. .init_hwif = init_hwif_amd74xx, \
  340. .autodma = AUTODMA, \
  341. .enablebits = {{0x40,0x02,0x02}, {0x40,0x01,0x01}}, \
  342. .bootable = ON_BOARD, \
  343. .host_flags = IDE_HFLAG_PIO_NO_BLACKLIST \
  344. | IDE_HFLAG_PIO_NO_DOWNGRADE \
  345. | IDE_HFLAG_POST_SET_MODE, \
  346. .pio_mask = ATA_PIO5, \
  347. }
  348. #define DECLARE_NV_DEV(name_str) \
  349. { \
  350. .name = name_str, \
  351. .init_chipset = init_chipset_amd74xx, \
  352. .init_hwif = init_hwif_amd74xx, \
  353. .autodma = AUTODMA, \
  354. .enablebits = {{0x50,0x02,0x02}, {0x50,0x01,0x01}}, \
  355. .bootable = ON_BOARD, \
  356. .host_flags = IDE_HFLAG_PIO_NO_BLACKLIST \
  357. | IDE_HFLAG_PIO_NO_DOWNGRADE \
  358. | IDE_HFLAG_POST_SET_MODE, \
  359. .pio_mask = ATA_PIO5, \
  360. }
  361. static ide_pci_device_t amd74xx_chipsets[] __devinitdata = {
  362. /* 0 */ DECLARE_AMD_DEV("AMD7401"),
  363. /* 1 */ DECLARE_AMD_DEV("AMD7409"),
  364. /* 2 */ DECLARE_AMD_DEV("AMD7411"),
  365. /* 3 */ DECLARE_AMD_DEV("AMD7441"),
  366. /* 4 */ DECLARE_AMD_DEV("AMD8111"),
  367. /* 5 */ DECLARE_NV_DEV("NFORCE"),
  368. /* 6 */ DECLARE_NV_DEV("NFORCE2"),
  369. /* 7 */ DECLARE_NV_DEV("NFORCE2-U400R"),
  370. /* 8 */ DECLARE_NV_DEV("NFORCE2-U400R-SATA"),
  371. /* 9 */ DECLARE_NV_DEV("NFORCE3-150"),
  372. /* 10 */ DECLARE_NV_DEV("NFORCE3-250"),
  373. /* 11 */ DECLARE_NV_DEV("NFORCE3-250-SATA"),
  374. /* 12 */ DECLARE_NV_DEV("NFORCE3-250-SATA2"),
  375. /* 13 */ DECLARE_NV_DEV("NFORCE-CK804"),
  376. /* 14 */ DECLARE_NV_DEV("NFORCE-MCP04"),
  377. /* 15 */ DECLARE_NV_DEV("NFORCE-MCP51"),
  378. /* 16 */ DECLARE_NV_DEV("NFORCE-MCP55"),
  379. /* 17 */ DECLARE_NV_DEV("NFORCE-MCP61"),
  380. /* 18 */ DECLARE_NV_DEV("NFORCE-MCP65"),
  381. /* 19 */ DECLARE_NV_DEV("NFORCE-MCP67"),
  382. /* 20 */ DECLARE_NV_DEV("NFORCE-MCP73"),
  383. /* 21 */ DECLARE_NV_DEV("NFORCE-MCP77"),
  384. /* 22 */ DECLARE_AMD_DEV("AMD5536"),
  385. };
  386. static int __devinit amd74xx_probe(struct pci_dev *dev, const struct pci_device_id *id)
  387. {
  388. amd_chipset = amd74xx_chipsets + id->driver_data;
  389. amd_config = amd_ide_chips + id->driver_data;
  390. if (dev->device != amd_config->id) {
  391. printk(KERN_ERR "%s: assertion 0x%02x == 0x%02x failed !\n",
  392. pci_name(dev), dev->device, amd_config->id);
  393. return -ENODEV;
  394. }
  395. return ide_setup_pci_device(dev, amd_chipset);
  396. }
  397. static struct pci_device_id amd74xx_pci_tbl[] = {
  398. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_COBRA_7401, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  399. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7409, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1 },
  400. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2 },
  401. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_OPUS_7441, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3 },
  402. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4 },
  403. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5 },
  404. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 6 },
  405. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 7 },
  406. #ifdef CONFIG_BLK_DEV_IDE_SATA
  407. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 8 },
  408. #endif
  409. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 9 },
  410. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 10 },
  411. #ifdef CONFIG_BLK_DEV_IDE_SATA
  412. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 11 },
  413. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 12 },
  414. #endif
  415. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 13 },
  416. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 14 },
  417. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 15 },
  418. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 16 },
  419. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 17 },
  420. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 18 },
  421. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 19 },
  422. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 20 },
  423. { PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP77_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 21 },
  424. { PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 22 },
  425. { 0, },
  426. };
  427. MODULE_DEVICE_TABLE(pci, amd74xx_pci_tbl);
  428. static struct pci_driver driver = {
  429. .name = "AMD_IDE",
  430. .id_table = amd74xx_pci_tbl,
  431. .probe = amd74xx_probe,
  432. };
  433. static int __init amd74xx_ide_init(void)
  434. {
  435. return ide_pci_register_driver(&driver);
  436. }
  437. module_init(amd74xx_ide_init);
  438. MODULE_AUTHOR("Vojtech Pavlik");
  439. MODULE_DESCRIPTION("AMD PCI IDE driver");
  440. MODULE_LICENSE("GPL");