ioatdma.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120
  1. /*
  2. * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef IOATDMA_H
  22. #define IOATDMA_H
  23. #include <linux/dmaengine.h>
  24. #include "ioatdma_hw.h"
  25. #include <linux/init.h>
  26. #include <linux/dmapool.h>
  27. #include <linux/cache.h>
  28. #include <linux/pci_ids.h>
  29. #define IOAT_LOW_COMPLETION_MASK 0xffffffc0
  30. /**
  31. * struct ioat_device - internal representation of a IOAT device
  32. * @pdev: PCI-Express device
  33. * @reg_base: MMIO register space base address
  34. * @dma_pool: for allocating DMA descriptors
  35. * @common: embedded struct dma_device
  36. * @msi: Message Signaled Interrupt number
  37. */
  38. struct ioat_device {
  39. struct pci_dev *pdev;
  40. void __iomem *reg_base;
  41. struct pci_pool *dma_pool;
  42. struct pci_pool *completion_pool;
  43. struct dma_device common;
  44. u8 msi;
  45. };
  46. /**
  47. * struct ioat_dma_chan - internal representation of a DMA channel
  48. * @device:
  49. * @reg_base:
  50. * @sw_in_use:
  51. * @completion:
  52. * @completion_low:
  53. * @completion_high:
  54. * @completed_cookie: last cookie seen completed on cleanup
  55. * @cookie: value of last cookie given to client
  56. * @last_completion:
  57. * @xfercap:
  58. * @desc_lock:
  59. * @free_desc:
  60. * @used_desc:
  61. * @resource:
  62. * @device_node:
  63. */
  64. struct ioat_dma_chan {
  65. void __iomem *reg_base;
  66. dma_cookie_t completed_cookie;
  67. unsigned long last_completion;
  68. u32 xfercap; /* XFERCAP register value expanded out */
  69. spinlock_t cleanup_lock;
  70. spinlock_t desc_lock;
  71. struct list_head free_desc;
  72. struct list_head used_desc;
  73. int pending;
  74. struct ioat_device *device;
  75. struct dma_chan common;
  76. dma_addr_t completion_addr;
  77. union {
  78. u64 full; /* HW completion writeback */
  79. struct {
  80. u32 low;
  81. u32 high;
  82. };
  83. } *completion_virt;
  84. };
  85. /* wrapper around hardware descriptor format + additional software fields */
  86. /**
  87. * struct ioat_desc_sw - wrapper around hardware descriptor
  88. * @hw: hardware DMA descriptor
  89. * @node: this descriptor will either be on the free list,
  90. * or attached to a transaction list (async_tx.tx_list)
  91. * @tx_cnt: number of descriptors required to complete the transaction
  92. * @async_tx: the generic software descriptor for all engines
  93. */
  94. struct ioat_desc_sw {
  95. struct ioat_dma_descriptor *hw;
  96. struct list_head node;
  97. int tx_cnt;
  98. DECLARE_PCI_UNMAP_LEN(len)
  99. DECLARE_PCI_UNMAP_ADDR(src)
  100. DECLARE_PCI_UNMAP_ADDR(dst)
  101. struct dma_async_tx_descriptor async_tx;
  102. };
  103. #endif /* IOATDMA_H */