radeon_irq.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /* radeon_irq.c -- IRQ handling for radeon -*- linux-c -*- */
  2. /*
  3. * Copyright (C) The Weather Channel, Inc. 2002. All Rights Reserved.
  4. *
  5. * The Weather Channel (TM) funded Tungsten Graphics to develop the
  6. * initial release of the Radeon 8500 driver under the XFree86 license.
  7. * This notice must be preserved.
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a
  10. * copy of this software and associated documentation files (the "Software"),
  11. * to deal in the Software without restriction, including without limitation
  12. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the
  14. * Software is furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the next
  17. * paragraph) shall be included in all copies or substantial portions of the
  18. * Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  21. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  22. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  23. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  24. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  25. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  26. * DEALINGS IN THE SOFTWARE.
  27. *
  28. * Authors:
  29. * Keith Whitwell <keith@tungstengraphics.com>
  30. * Michel D�zer <michel@daenzer.net>
  31. */
  32. #include "drmP.h"
  33. #include "drm.h"
  34. #include "radeon_drm.h"
  35. #include "radeon_drv.h"
  36. static __inline__ u32 radeon_acknowledge_irqs(drm_radeon_private_t * dev_priv,
  37. u32 mask)
  38. {
  39. u32 irqs = RADEON_READ(RADEON_GEN_INT_STATUS) & mask;
  40. if (irqs)
  41. RADEON_WRITE(RADEON_GEN_INT_STATUS, irqs);
  42. return irqs;
  43. }
  44. /* Interrupts - Used for device synchronization and flushing in the
  45. * following circumstances:
  46. *
  47. * - Exclusive FB access with hw idle:
  48. * - Wait for GUI Idle (?) interrupt, then do normal flush.
  49. *
  50. * - Frame throttling, NV_fence:
  51. * - Drop marker irq's into command stream ahead of time.
  52. * - Wait on irq's with lock *not held*
  53. * - Check each for termination condition
  54. *
  55. * - Internally in cp_getbuffer, etc:
  56. * - as above, but wait with lock held???
  57. *
  58. * NOTE: These functions are misleadingly named -- the irq's aren't
  59. * tied to dma at all, this is just a hangover from dri prehistory.
  60. */
  61. irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS)
  62. {
  63. struct drm_device *dev = (struct drm_device *) arg;
  64. drm_radeon_private_t *dev_priv =
  65. (drm_radeon_private_t *) dev->dev_private;
  66. u32 stat;
  67. /* Only consider the bits we're interested in - others could be used
  68. * outside the DRM
  69. */
  70. stat = radeon_acknowledge_irqs(dev_priv, (RADEON_SW_INT_TEST_ACK |
  71. RADEON_CRTC_VBLANK_STAT |
  72. RADEON_CRTC2_VBLANK_STAT));
  73. if (!stat)
  74. return IRQ_NONE;
  75. stat &= dev_priv->irq_enable_reg;
  76. /* SW interrupt */
  77. if (stat & RADEON_SW_INT_TEST) {
  78. DRM_WAKEUP(&dev_priv->swi_queue);
  79. }
  80. /* VBLANK interrupt */
  81. if (stat & (RADEON_CRTC_VBLANK_STAT|RADEON_CRTC2_VBLANK_STAT)) {
  82. int vblank_crtc = dev_priv->vblank_crtc;
  83. if ((vblank_crtc &
  84. (DRM_RADEON_VBLANK_CRTC1 | DRM_RADEON_VBLANK_CRTC2)) ==
  85. (DRM_RADEON_VBLANK_CRTC1 | DRM_RADEON_VBLANK_CRTC2)) {
  86. if (stat & RADEON_CRTC_VBLANK_STAT)
  87. atomic_inc(&dev->vbl_received);
  88. if (stat & RADEON_CRTC2_VBLANK_STAT)
  89. atomic_inc(&dev->vbl_received2);
  90. } else if (((stat & RADEON_CRTC_VBLANK_STAT) &&
  91. (vblank_crtc & DRM_RADEON_VBLANK_CRTC1)) ||
  92. ((stat & RADEON_CRTC2_VBLANK_STAT) &&
  93. (vblank_crtc & DRM_RADEON_VBLANK_CRTC2)))
  94. atomic_inc(&dev->vbl_received);
  95. DRM_WAKEUP(&dev->vbl_queue);
  96. drm_vbl_send_signals(dev);
  97. }
  98. return IRQ_HANDLED;
  99. }
  100. static int radeon_emit_irq(struct drm_device * dev)
  101. {
  102. drm_radeon_private_t *dev_priv = dev->dev_private;
  103. unsigned int ret;
  104. RING_LOCALS;
  105. atomic_inc(&dev_priv->swi_emitted);
  106. ret = atomic_read(&dev_priv->swi_emitted);
  107. BEGIN_RING(4);
  108. OUT_RING_REG(RADEON_LAST_SWI_REG, ret);
  109. OUT_RING_REG(RADEON_GEN_INT_STATUS, RADEON_SW_INT_FIRE);
  110. ADVANCE_RING();
  111. COMMIT_RING();
  112. return ret;
  113. }
  114. static int radeon_wait_irq(struct drm_device * dev, int swi_nr)
  115. {
  116. drm_radeon_private_t *dev_priv =
  117. (drm_radeon_private_t *) dev->dev_private;
  118. int ret = 0;
  119. if (RADEON_READ(RADEON_LAST_SWI_REG) >= swi_nr)
  120. return 0;
  121. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  122. DRM_WAIT_ON(ret, dev_priv->swi_queue, 3 * DRM_HZ,
  123. RADEON_READ(RADEON_LAST_SWI_REG) >= swi_nr);
  124. return ret;
  125. }
  126. int radeon_driver_vblank_do_wait(struct drm_device * dev, unsigned int *sequence,
  127. int crtc)
  128. {
  129. drm_radeon_private_t *dev_priv =
  130. (drm_radeon_private_t *) dev->dev_private;
  131. unsigned int cur_vblank;
  132. int ret = 0;
  133. int ack = 0;
  134. atomic_t *counter;
  135. if (!dev_priv) {
  136. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  137. return DRM_ERR(EINVAL);
  138. }
  139. if (crtc == DRM_RADEON_VBLANK_CRTC1) {
  140. counter = &dev->vbl_received;
  141. ack |= RADEON_CRTC_VBLANK_STAT;
  142. } else if (crtc == DRM_RADEON_VBLANK_CRTC2) {
  143. counter = &dev->vbl_received2;
  144. ack |= RADEON_CRTC2_VBLANK_STAT;
  145. } else
  146. return DRM_ERR(EINVAL);
  147. radeon_acknowledge_irqs(dev_priv, ack);
  148. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  149. /* Assume that the user has missed the current sequence number
  150. * by about a day rather than she wants to wait for years
  151. * using vertical blanks...
  152. */
  153. DRM_WAIT_ON(ret, dev->vbl_queue, 3 * DRM_HZ,
  154. (((cur_vblank = atomic_read(counter))
  155. - *sequence) <= (1 << 23)));
  156. *sequence = cur_vblank;
  157. return ret;
  158. }
  159. int radeon_driver_vblank_wait(struct drm_device *dev, unsigned int *sequence)
  160. {
  161. return radeon_driver_vblank_do_wait(dev, sequence, DRM_RADEON_VBLANK_CRTC1);
  162. }
  163. int radeon_driver_vblank_wait2(struct drm_device *dev, unsigned int *sequence)
  164. {
  165. return radeon_driver_vblank_do_wait(dev, sequence, DRM_RADEON_VBLANK_CRTC2);
  166. }
  167. /* Needs the lock as it touches the ring.
  168. */
  169. int radeon_irq_emit(DRM_IOCTL_ARGS)
  170. {
  171. DRM_DEVICE;
  172. drm_radeon_private_t *dev_priv = dev->dev_private;
  173. drm_radeon_irq_emit_t emit;
  174. int result;
  175. LOCK_TEST_WITH_RETURN(dev, filp);
  176. if (!dev_priv) {
  177. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  178. return DRM_ERR(EINVAL);
  179. }
  180. DRM_COPY_FROM_USER_IOCTL(emit, (drm_radeon_irq_emit_t __user *) data,
  181. sizeof(emit));
  182. result = radeon_emit_irq(dev);
  183. if (DRM_COPY_TO_USER(emit.irq_seq, &result, sizeof(int))) {
  184. DRM_ERROR("copy_to_user\n");
  185. return DRM_ERR(EFAULT);
  186. }
  187. return 0;
  188. }
  189. /* Doesn't need the hardware lock.
  190. */
  191. int radeon_irq_wait(DRM_IOCTL_ARGS)
  192. {
  193. DRM_DEVICE;
  194. drm_radeon_private_t *dev_priv = dev->dev_private;
  195. drm_radeon_irq_wait_t irqwait;
  196. if (!dev_priv) {
  197. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  198. return DRM_ERR(EINVAL);
  199. }
  200. DRM_COPY_FROM_USER_IOCTL(irqwait, (drm_radeon_irq_wait_t __user *) data,
  201. sizeof(irqwait));
  202. return radeon_wait_irq(dev, irqwait.irq_seq);
  203. }
  204. static void radeon_enable_interrupt(struct drm_device *dev)
  205. {
  206. drm_radeon_private_t *dev_priv = (drm_radeon_private_t *) dev->dev_private;
  207. dev_priv->irq_enable_reg = RADEON_SW_INT_ENABLE;
  208. if (dev_priv->vblank_crtc & DRM_RADEON_VBLANK_CRTC1)
  209. dev_priv->irq_enable_reg |= RADEON_CRTC_VBLANK_MASK;
  210. if (dev_priv->vblank_crtc & DRM_RADEON_VBLANK_CRTC2)
  211. dev_priv->irq_enable_reg |= RADEON_CRTC2_VBLANK_MASK;
  212. RADEON_WRITE(RADEON_GEN_INT_CNTL, dev_priv->irq_enable_reg);
  213. dev_priv->irq_enabled = 1;
  214. }
  215. /* drm_dma.h hooks
  216. */
  217. void radeon_driver_irq_preinstall(struct drm_device * dev)
  218. {
  219. drm_radeon_private_t *dev_priv =
  220. (drm_radeon_private_t *) dev->dev_private;
  221. /* Disable *all* interrupts */
  222. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  223. /* Clear bits if they're already high */
  224. radeon_acknowledge_irqs(dev_priv, (RADEON_SW_INT_TEST_ACK |
  225. RADEON_CRTC_VBLANK_STAT |
  226. RADEON_CRTC2_VBLANK_STAT));
  227. }
  228. void radeon_driver_irq_postinstall(struct drm_device * dev)
  229. {
  230. drm_radeon_private_t *dev_priv =
  231. (drm_radeon_private_t *) dev->dev_private;
  232. atomic_set(&dev_priv->swi_emitted, 0);
  233. DRM_INIT_WAITQUEUE(&dev_priv->swi_queue);
  234. radeon_enable_interrupt(dev);
  235. }
  236. void radeon_driver_irq_uninstall(struct drm_device * dev)
  237. {
  238. drm_radeon_private_t *dev_priv =
  239. (drm_radeon_private_t *) dev->dev_private;
  240. if (!dev_priv)
  241. return;
  242. dev_priv->irq_enabled = 0;
  243. /* Disable *all* interrupts */
  244. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  245. }
  246. int radeon_vblank_crtc_get(struct drm_device *dev)
  247. {
  248. drm_radeon_private_t *dev_priv = (drm_radeon_private_t *) dev->dev_private;
  249. u32 flag;
  250. u32 value;
  251. flag = RADEON_READ(RADEON_GEN_INT_CNTL);
  252. value = 0;
  253. if (flag & RADEON_CRTC_VBLANK_MASK)
  254. value |= DRM_RADEON_VBLANK_CRTC1;
  255. if (flag & RADEON_CRTC2_VBLANK_MASK)
  256. value |= DRM_RADEON_VBLANK_CRTC2;
  257. return value;
  258. }
  259. int radeon_vblank_crtc_set(struct drm_device *dev, int64_t value)
  260. {
  261. drm_radeon_private_t *dev_priv = (drm_radeon_private_t *) dev->dev_private;
  262. if (value & ~(DRM_RADEON_VBLANK_CRTC1 | DRM_RADEON_VBLANK_CRTC2)) {
  263. DRM_ERROR("called with invalid crtc 0x%x\n", (unsigned int)value);
  264. return DRM_ERR(EINVAL);
  265. }
  266. dev_priv->vblank_crtc = (unsigned int)value;
  267. radeon_enable_interrupt(dev);
  268. return 0;
  269. }